English
Language : 

W632GU8KB Datasheet, PDF (153/160 Pages) Winbond – 32M X 8 BANKS X 8 BIT DDR3L SDRAM
W632GU8KB
Note: Clock and Strobe are drawn
on a different time scale.
tIS
tIH
CK
tIS
tIH
CK#
DQS#
DQS
tDS
tDH
tDS
tDH
VDDQ
VIH(AC)min VREF to AC
region
VIH(DC)min
VREF(DC)
VIL(DC)max
VIL(AC)max
nominal
line
VSS
ΔTF
nominal
line
tVAC
tangent
line
tangent
line
VREF to AC
region
tVAC
ΔTR
Setup Slew Rate tangent line [VIH(AC)min - VREF(DC)]
Rising Signal =
ΔTR
Setup Slew Rate tangent line [VREF(DC) - VIL(AC)max]
Falling Signal =
ΔTF
Figure 109 – Illustration of tangent line for setup time tDS (for DQ with respect to strobe) and tIS
(for ADD/CMD with respect to clock)
- 153 -
Publication Release Date: Jan. 20, 2015
Revision: A05