English
Language : 

MC908AP32CFBE Datasheet, PDF (258/324 Pages) Freescale Semiconductor, Inc – The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.
Analog-to-Digital Converter (ADC)
Addr.
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
Read: 0
0
0
0
0
0
0
0
$0059
ADC Data Register High 0
(ADRH0)
Write:
R
R
R
R
R
R
R
R
Reset: 0
0
0
0
0
0
0
0
Read: AD9
AD8
AD7
AD6
AD5
AD4
AD3
AD2
$005A
ADC Data Register Low 0
(ADRL0)
Write:
R
R
R
R
R
R
R
R
Reset: 0
0
0
0
0
0
0
0
Figure 15-5. ADRH0 and ADRL0 in 8-Bit Truncated Mode
In right justified mode the ADRH0 holds the two MSBs, and the ADRL0 holds the eight least significant
bits (LSBs), of the 10-bit result. ADRH0 and ADRL0 are updated each time a single channel ADC
conversion completes. Reading ADRH0 latches the contents of ADRL0. Until ADRL0 is read all
subsequent ADC results will be lost. (See Figure 15-6 . ADRH0 and ADRL0 in Right Justified Mode.)
Addr.
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
Read: 0
0
0
0
0
0
AD9
AD8
$0059
ADC Data Register High 0
(ADRH0)
Write:
R
R
R
R
R
R
R
R
Reset: 0
0
0
0
0
0
0
0
Read: AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
$005A
ADC Data Register Low 0
(ADRL0)
Write:
R
R
R
R
R
R
R
R
Reset: 0
0
0
0
0
0
0
0
Figure 15-6. ADRH0 and ADRL0 in Right Justified Mode
In left justified mode the ADRH0 holds the eight most significant bits (MSBs), and the ADRL0 holds the
two least significant bits (LSBs), of the 10-bit result. The ADRH0 and ADRL0 are updated each time a
single channel ADC conversion completes. Reading ADRH0 latches the contents of ADRL0. Until ADRL0
is read all subsequent ADC results will be lost. (See Figure 15-7 . ADRH0 and ADRL0 in Left Justified
Mode.)
Addr.
Register Name
Bit 7
6
5
4
3
2
1
Bit 0
Read: AD9
AD8
AD7
AD6
AD5
AD4
AD3
AD2
$0059
ADC Data Register High 0
(ADRH0)
Write:
R
R
R
R
R
R
R
R
Reset: 0
0
0
0
0
0
0
0
Read: AD1
AD0
0
0
0
0
0
0
$005A
ADC Data Register Low 0
(ADRL0)
Write:
R
R
R
R
R
R
R
R
Reset: 0
0
0
0
0
0
0
0
Figure 15-7. ADRH0 and ADRL0 in Left Justified Mode
In left justified sign mode the ADRH0 holds the eight MSBs with the MSB complemented, and the ADRL0
holds the two least significant bits (LSBs), of the 10-bit result. The ADRH0 and ADRL0 are updated each
time a single channel ADC conversion completes. Reading ADRH0 latches the contents of ADRL0. Until
ADRL0 is read all subsequent ADC results will be lost. (See Figure 15-8 ADRH0 and ADRL0 in Left
Justified Sign Data Mode.)
MC68HC908AP Family Data Sheet, Rev. 4
256
Freescale Semiconductor