English
Language : 

DS566 Datasheet, PDF (35/38 Pages) Xilinx, Inc – PLBV46 Master
PLBV46 Master (v1.00a)
Fixed Length Burst Write Operation
Figure Top x-ref 8
0ns
MPLB_Clk
200ns
400ns
600ns
800ns
1.0us
M_request
M_abort
M_buslock
M_priority[0:1]
M_ABus[0:31]
M_RNW
M_BE[0:7]
M_MSize[0:1]
M_size[0:3]
M_type[0:2]
M_wrDBus[0:63]
M_wrBurst
M_rdBurst
1
0
10000000
F0
01
B
0
0
1 2 3 4 5 6 7 8 9 1 0 1 1 1 2 13 1 4 15
PLB_MaddrAck
PLB_MSsize[0:1]
01
PLB_MRearbitrate
PLB_MBusy
PLB_MRdErr
PLB_MWrErr
PLB_MrdBterm
PLB_MrdDAck
PLB_MrdDbus[0:63]
PLB_MwrBterm
PLB_MWrDAck
IP2Bus_MstWr_Req
IP2Bus_MstWr_Addr[0:31]
IP2Bus_MstWr_Length[0:11]
IP2Bus_MstWr_BE[0:7]
IP2Bus_MstWr_Size[0:1]
IP2Bus_MstWr_Type
IP2Bus_MstWr_Lock
IP2Bus_MstWr_Reset
10000000
080
XX
01
Bus2IP_MstWr_CmdAck
Bus2IP_MstWr_Cmplt
Bus2IP_MstWr_Error
Bus2IP_MstWr_Rearbitrate
Bus2IP_MstWr_Timeout
Bus2IP_MstWr_Length_is_Zero
IP2Bus_MstWr_clk
IP2Bus_MstWr_src_rdy_n
IP2Bus_MstWr_src_dsc_n
IP2Bus_MstWr_sof_n
IP2Bus_MstWr_sop_n
IP2Bus_MstWr_eop_n
IP2Bus_MstWr_eof_n
IP2Bus_MstWr_d[0:63]
IP2Bus_MstWr_rem[0:7]
Bus2IP_MstWr_dst_rdy_n
Bus2IP_MstWr_dst_dsc_n
Bus2IP_MstWr_WrCnt[0:8]
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
FF
FF
000
001 002 003 004 005 006 007 008 009 008 009 010 011 009 007 006 005 004 002 001
000
C_WRFIFO_PLB_REQ_THRESH = 5
DS566_08_033009
Figure 8: PLBV46 Master Fixed Length Burst Write Timing
DS566 April 24, 2009
www.xilinx.com
35
Product Specification