English
Language : 

MC68HC908GP32 Datasheet, PDF (332/410 Pages) Motorola, Inc – M68HC08 Family of 8-bit microcontroller units (MCUs)
Freescale Semiconductor, Inc.
Serial Peripheral Interface Module (SPI)
SPTIE— SPI Transmit Interrupt Enable
This read/write bit enables CPU interrupt requests generated by the
SPTE bit. SPTE is set when a byte transfers from the transmit data
register to the shift register. Reset clears the SPTIE bit.
1 = SPTE CPU interrupt requests enabled
0 = SPTE CPU interrupt requests disabled
20.14.2 SPI Status and Control Register
The SPI status and control register contains flags to signal these
conditions:
• Receive data register full
• Failure to clear SPRF bit before next byte is received (overflow
error)
• Inconsistent logic level on SS pin (mode fault error)
• Transmit data register empty
The SPI status and control register also contains bits that perform these
functions:
• Enable error interrupts
• Enable mode fault error detection
• Select master SPI baud rate
Address: $0011
Bit 7
6
5
4
3
2
1
Bit 0
Read: SPRF
Write:
ERRIE
OVRF
MODF
SPTE
MODFEN SPR1
SPR0
Reset: 0
0
0
0
1
0
0
0
= Unimplemented
Figure 20-14. SPI Status and Control Register (SPSCR)
Technical Data
330
MC68HC908GP32•MC68HC08GP32 — Rev. 6
Serial Peripheral Interface Module (SPI)
For More Information On This Product,
Go to: www.freescale.com
MOTOROLA