English
Language : 

MC68HC08GP32A Datasheet, PDF (124/258 Pages) Freescale Semiconductor, Inc – Microcontrollers
Resets and Interrupts
RST PIN
CGMXCLK
INTERNAL
RESET
PULLED LOW BY MCU
32 CYCLES
32 CYCLES
Figure 13-1. Internal Reset Timing
13.2.3.1 Power-On Reset
A power-on reset (POR) is an internal reset caused by a positive transition on the VDD pin. VDD at the
POR must below VPOR to reset the MCU. This distinguishes between a reset and a POR. The POR is not
a brown-out detector, low-voltage detector, or glitch detector.
A power-on reset:
• Holds the clocks to the CPU and modules inactive for an oscillator stabilization delay of 4096
CGMXCLK cycles
• Drives the RST pin low during the oscillator stabilization delay
• Releases the RST pin 32 CGMXCLK cycles after the oscillator stabilization delay
• Releases the CPU to begin the reset vector sequence 64 CGMXCLK cycles after the oscillator
stabilization delay
• Sets the POR bit in the SIM reset status register and clears all other bits in the register
OSC1
PORRST(1)
CGMXCLK
4096
32
32
CYCLES CYCLES CYCLES
CGMOUT
RST PIN
INTERNAL
RESET
1. PORRST is an internally generated power-on reset pulse.
Figure 13-2. Power-On Reset Recovery
MC68HC08GP32A • MC68HC08GP16A Data Sheet, Rev. 1.0
124
Freescale Semiconductor