|
PIC24FJ128GA310-I Datasheet, PDF (163/406 Pages) Microchip Technology – 64/80/100-Pin, General Purpose, 16-Bit Flash Microcontrollers with LCD Controller and nanoWatt XLP Technology | |||
|
◁ |
PIC24FJ128GA310 FAMILY
REGISTER 10-2: DSWAKE: DEEP SLEEP WAKE-UP SOURCE REGISTER(1)
U-0
U-0
U-0
U-0
U-0
U-0
U-0
â
â
â
â
â
â
â
bit 15
R/W-0, HS
DSINT0
bit 8
R/W-0, HS
U-0
DSFLT
â
bit 7
U-0
R/W-0, HS R/W-0, HS R/W-0, HS
U-0
â
DSWDT
DSRTCC DSMCLR
â
U-0
â
bit 0
Legend:
R = Readable bit
-n = Value at POR
HS = Hardware Settable bit
W = Writable bit
U = Unimplemented bit, read as â0â
â1â = Bit is set
â0â = Bit is cleared
x = Bit is unknown
bit 15-9
bit 8
bit 7
bit 6-5
bit 4
bit 3
bit 2
bit 1-0
Unimplemented: Read as â0â
DSINT0: Interrupt-on-Change bit
1 = Interrupt-on-change was asserted during Deep Sleep
0 = Interrupt-on-change was not asserted during Deep Sleep
DSFLT: Deep Sleep Fault Detected bit
1 = A Fault occurred during Deep Sleep and some Deep Sleep configuration settings may have been
corrupted
0 = No Fault was detected during Deep Sleep
Unimplemented: Read as â0â
DSWDT: Deep Sleep Watchdog Timer Time-out bit
1 = The Deep Sleep Watchdog Timer timed out during Deep Sleep
0 = The Deep Sleep Watchdog Timer did not time out during Deep Sleep
DSRTCC: Real-Time Clock and Calendar Alarm bit
1 = The Real-Time Clock and Calendar triggered an alarm during Deep Sleep
0 = The Real-Time Clock and Calendar did not trigger an alarm during Deep Sleep
DSMCLR: MCLR Event bit
1 = The MCLR pin was active and was asserted during Deep Sleep
0 = The MCLR pin was not active, or was active, but not asserted during Deep Sleep
Unimplemented: Read as â0â
Note 1: All register bits are cleared when the DSEN (DSCON<15>) bit is set.
ï£ 2010-2011 Microchip Technology Inc.
DS39996F-page 163
|
▷ |