English
Language : 

XQ5VLX30T Datasheet, PDF (57/74 Pages) Xilinx, Inc – Virtex-5Q FPGA Data Sheet
Virtex-5Q FPGA Data Sheet: DC and Switching Characteristics
Table 81: Miscellaneous Timing Parameters
Symbol
Description
Speed Grade
-2I
-1I
-1M
Units
Time Required to Achieve LOCK
TDLL_240
TDLL_120_240
TDLL_60_120
TDLL_50_60
TDLL_40_50
TDLL_30_40
TDLL_24_30
TDLL_30
DLL output – Frequency range > 240 MHz(1)
DLL output – Frequency range 120 - 240 MHz(1)
DLL output – Frequency range 60 - 120 MHz(1)
DLL output – Frequency range 50 - 60 MHz(1)
DLL output – Frequency range 40 - 50 MHz(1)
DLL output – Frequency range 30 - 40 MHz(1)
DLL output – Frequency range 24 - 30 MHz(1)
DLL output – Frequency range < 30 MHz(1)
TFX_MIN
TFX_MAX
DFS outputs(2)
TDLL_FINE_SHIFT
Multiplication factor for DLL lock time with Fine Shift
Fine Phase Shifting
80.00 80.00 80.00
µs
250.00 250.00 250.00 µs
900.00 900.00 900.00 µs
1300.00 1300.00 1300.00 µs
2000.00 2000.00 2000.00 µs
3600.00 3600.00 3600.00 µs
5000.00 5000.00 5000.00 µs
5000.00 5000.00 5000.00 µs
10.00 10.00 10.00 ms
10.00 10.00 10.00 ms
2.00
2.00
2.00
TRANGE_MS
TRANGE_MR(3)
Delay Lines
Absolute shifting range in maximum speed mode
Absolute shifting range in maximum range mode
7.00
7.00
7.00
ns
10.00 10.00 10.00
ns
TTAP_MS_MIN
TTAP_MS_MAX
TTAP_MR_MIN(3)
TTAP_MR_MAX(3)
Tap delay resolution (Min) in maximum speed mode
Tap delay resolution (Max) in maximum speed mode
Tap delay resolution (Min) in maximum range mode
Tap delay resolution (Max) in maximum range mode
7.00
7.00
7.00
ps
30.00 30.00 30.00
ps
10.00 10.00 10.00
ps
40.00 40.00 40.00
ps
Notes:
1. DLL Outputs are used in these instances to describe the outputs: CLK0, CLK90, CLK180, CLK270, CLK2X, CLK2X180, and CLKDV.
2. DFS Outputs are used in these instances to describe the outputs: CLKFX and CLKFX180.
3. Maximum range is not available outside of I-temperature conditions.
Table 82: Frequency Synthesis
Attribute
CLKFX_MULTIPLY
CLKFX_DIVIDE
Min
Max
2
33
1
32
Table 83: DCM Switching Characteristics
Symbol
Description
TDMCCK_PSEN/ TDMCKC_PSEN
TDMCCK_PSINCDEC/ TDMCKC_PSINCDEC
TDMCKO_PSDONE
PSEN Setup/Hold
PSINCDEC Setup/Hold
Clock to out of PSDONE
Speed Grade
-2I
-1I
-1M
1.35
1.56
1.56
0.00
0.00
0.00
1.35
1.56
1.56
0.00
0.00
0.00
1.12
1.30
1.30
Units
ns
ns
ns
DS714 (v2.1) July 23, 2010
www.xilinx.com
Product Specification
57