English
Language : 

XQ5VLX30T Datasheet, PDF (35/74 Pages) Xilinx, Inc – Virtex-5Q FPGA Data Sheet
Virtex-5Q FPGA Data Sheet: DC and Switching Characteristics
Output Delay Measurements
Output delays are measured using a Tektronix P6245
TDS500/600 probe (< 1 pF) across approximately 4" of FR4
microstrip trace. Standard termination was used for all
testing. The propagation delay of the 4" trace is
characterized separately and subtracted from the final
measurement, and is therefore not included in the
generalized test setups shown in Figure 11 and Figure 12.
X-Ref Target - Figure 11
VREF
FPGA Output
RREF
VMEAS
(voltage level when taking
delay measurement)
CREF
(probe capacitance)
DS714_11_012109
Figure 11: Single Ended Test Setup
X-Ref Target - Figure 12
FPGA Output
+
CREF
RREF VMEAS
–
ds714_12_012109
Figure 12: Differential Test Setup
Measurements and test conditions are reflected in the IBIS
models except where the IBIS format precludes it.
Parameters VREF, RREF, CREF, and VMEAS fully describe
the test conditions for each I/O standard. The most accurate
prediction of propagation delay in any given application can
be obtained through IBIS simulation, using the following
method:
1. Simulate the output driver of choice into the generalized
test setup, using values from Table 59.
2. Record the time to VMEAS.
3. Simulate the output driver of choice into the actual PCB
trace and load, using the appropriate IBIS model or
capacitance value to represent the load.
4. Record the time to VMEAS.
5. Compare the results of step 2 and step 4. The increase
or decrease in delay yields the actual propagation delay
of the PCB trace.
Table 59: Output Delay Measurement Methodology
Description
I/O Standard
Attribute
RREF CREF(1) VMEAS VREF
(Ω) (pF)
(V) (V)
LVTTL (Low-Voltage Transistor-Transistor Logic)
LVTTL (all)
1M
0
1.4
0
LVCMOS (Low-Voltage CMOS), 3.3V
LVCMOS33
1M
0
1.65
0
LVCMOS, 2.5V
LVCMOS25
1M
0
1.25
0
LVCMOS, 1.8V
LVCMOS18
1M
0
0.9
0
LVCMOS, 1.5V
LVCMOS15
1M
0
0.75
0
LVCMOS, 1.2V
PCI (Peripheral Component Interface), 33 MHz, 3.3V
PCI, 66 MHz, 3.3V
PCI-X, 133 MHz, 3.3V
LVCMOS12
PCI33_3 (rising edge)
PCI33_3 (falling edge)
PCI66_3 (rising edge)
PCI66_3 (falling edge)
PCIX (rising edge)
PCIX (falling edge
1M
0
0.6
0
25
10 (2)
0.94
0
25
10(2)
2.03
3.3
25
10 (2)
0.94
0
25
10 (2)
2.03 3.3
25
10(3)
0.94
25
10 (3)
2.03 3.3
GTL (Gunning Transceiver Logic)
GTL
25
0
0.8
1.2
GTL Plus
GTLP
25
0
1.0
1.5
HSTL (High-Speed Transceiver Logic), Class I
HSTL, Class II
HSTL, Class III
HSTL_I
HSTL_II
HSTL_III
50
0
VREF 0.75
25
0
VREF 0.75
50
0
0.9
1.5
DS714 (v2.1) July 23, 2010
www.xilinx.com
Product Specification
35