English
Language : 

SH7125 Datasheet, PDF (83/782 Pages) Renesas Technology Corp – Renesas 32-Bit RISC Microcomputer
Section 4 Clock Pulse Generator (CPG)
Bit
8 to 6
5 to 3
2 to 0
Initial
Bit Name Value R/W Description
PFC[2:0] 011
R/W Peripheral Clock (Pφ) Frequency Division Ratio
Specify the division ratio of the peripheral clock (Pφ)
frequency with respect to the output frequency of PLL
circuit. If a prohibited value is specified, subsequent
operation is not guaranteed.
000: Setting prohibited
001: ×1/2
010: Setting prohibited
011: ×1/4 (initial value)
100: ×1/8
Other than above: Setting prohibited

011
R/W Reserved
These bits are always read as B'011. The write value
should always be B'011.
MPFC[2:0] 011
R/W MTU2 Clock (MPφ) Frequency Division Ratio
Specify the division ratio of the MTU2 clock (MPφ)
frequency with respect to the output frequency of PLL
circuit. If a prohibited value is specified, subsequent
operation is not guaranteed.
000: Setting prohibited
001: ×1/2
010: Setting prohibited
011: ×1/4 (initial value)
100: ×1/8
Other than above: Setting prohibited
Rev. 3.00 Sep. 27, 2007 Page 63 of 758
REJ09B0243-0300