English
Language : 

TC1163 Datasheet, PDF (121/134 Pages) Infineon Technologies AG – 32-Bit Single-Chip Microcontroller TriCore
Preliminary
TC1163/TC1164
Electrical Parameters
TC1163/TC1164 PLL Jitter (preliminary )
±1.40
±1.30
fCPU = 40 MHz
f CPU = 66 MHz
±1.20
±1 .1 0
±1 .0 0
±0 .9 0
1
fCP U = 80 MHz
2
3
4
5
P [Periods]
TC1163/TC1164 PLL Jitter -Detail
Figure 4-13 Approximated Maximum Accumulated PLL Jitter for Typical CPU
Clock Frequencies fCPU (detail)
Note: The maximum peak-to-peak noise on the main oscillator and PLL power supply
(measured between VDDOSC and VSSOSC) is limited to a peak-to-peak voltage of
VPP = 10 mV. This condition can be achieved by appropriate blocking to the supply
pins and using PCB supply and ground planes.
Data Sheet
117
V1.0, 2008-04