English
Language : 

TLK111_14 Datasheet, PDF (90/110 Pages) Texas Instruments – PHYTER® Industrial Temperature 10/100Mbs Ethernet Physical Layer Transceiver
TLK111
SLLSEF8B – AUGUST 2013 – REVISED JANUARY 2014
9.9.5 100Mb/s MII Receive Timing
www.ti.com
Table 9-5. 100Mb/s MII Receive Timing
PARAMETER (1)
TEST CONDITIONS
MIN TYP MAX UNIT
t1
RX_CLK High Time
t2
RX_CLK Low Time
100Mbs Normal mode
t3
RX_CLK to RXD[3:0], RX_DV, RX_ER Delay
100Mbs Normal mode
16
20
10
24 ns
30 ns
(1) RX_CLK may be held low or high for a longer period of time during transition between reference and recovered clocks. Minimum high
and low times will not be violated.
t1
t2
RX_CLK
RXD[3:0]
RX_DV
RX_ER
t3
Valid Data
Figure 9-5. 100Mb/s MII Receive Timing
T0342-01
9.9.6 100Base-TX / FX Transmit Packet Latency Timing
Table 9-6. 100Base-TX / FX Transmit Packet Latency Timing
PARAMETER
t1
TX_CLK to PMD Output Pair Latency
TEST CONDITIONS
100Mbs Normal mode(1)
100Mbs Fiber mode(1)
MIN TYP
4.8
5.6
MAX UNIT
bits (2)
(1) For Normal mode, latency is determined by measuring the time from the first rising edge of TX_CLK occurring after the assertion of
TX_EN to the first bit of the 'J' code group as output from the PMD Output Pair. 1 bit time = 10ns in 100Mbs mode.
(2) 1 bit time is equal 10 nS in 100 Mb/s mode.
TX_CLK
TX_EN
TXD
t1
PMD Output Pair
IDLE
(J/K)
DATA
T0343-01
Figure 9-6. 100Base-TX / FX Transmit Packet Latency Timing
90
Electrical Specifications
Submit Documentation Feedback
Product Folder Links: TLK111
Copyright © 2013–2014, Texas Instruments Incorporated