English
Language : 

LM3S101 Datasheet, PDF (12/445 Pages) List of Unclassifed Manufacturers – Microcontroller
Table of Contents
List of Registers
The Cortex-M3 Processor ............................................................................................................. 37
Register 1: Cortex General-Purpose Register 0 (R0) ........................................................................... 44
Register 2: Cortex General-Purpose Register 1 (R1) ........................................................................... 44
Register 3: Cortex General-Purpose Register 2 (R2) ........................................................................... 44
Register 4: Cortex General-Purpose Register 3 (R3) ........................................................................... 44
Register 5: Cortex General-Purpose Register 4 (R4) ........................................................................... 44
Register 6: Cortex General-Purpose Register 5 (R5) ........................................................................... 44
Register 7: Cortex General-Purpose Register 6 (R6) ........................................................................... 44
Register 8: Cortex General-Purpose Register 7 (R7) ........................................................................... 44
Register 9: Cortex General-Purpose Register 8 (R8) ........................................................................... 44
Register 10: Cortex General-Purpose Register 9 (R9) ........................................................................... 44
Register 11: Cortex General-Purpose Register 10 (R10) ....................................................................... 44
Register 12: Cortex General-Purpose Register 11 (R11) ........................................................................ 44
Register 13: Cortex General-Purpose Register 12 (R12) ....................................................................... 44
Register 14: Stack Pointer (SP) ........................................................................................................... 45
Register 15: Link Register (LR) ............................................................................................................ 46
Register 16: Program Counter (PC) ..................................................................................................... 47
Register 17: Program Status Register (PSR) ........................................................................................ 48
Register 18: Priority Mask Register (PRIMASK) .................................................................................... 52
Register 19: Fault Mask Register (FAULTMASK) .................................................................................. 53
Register 20: Base Priority Mask Register (BASEPRI) ............................................................................ 54
Register 21: Control Register (CONTROL) ........................................................................................... 55
Cortex-M3 Peripherals ................................................................................................................... 78
Register 1: SysTick Control and Status Register (STCTRL), offset 0x010 ............................................. 83
Register 2: SysTick Reload Value Register (STRELOAD), offset 0x014 ................................................ 85
Register 3: SysTick Current Value Register (STCURRENT), offset 0x018 ............................................. 86
Register 4: Interrupt 0-29 Set Enable (EN0), offset 0x100 .................................................................... 87
Register 5: Interrupt 0-29 Clear Enable (DIS0), offset 0x180 ................................................................ 88
Register 6: Interrupt 0-29 Set Pending (PEND0), offset 0x200 ............................................................. 89
Register 7: Interrupt 0-29 Clear Pending (UNPEND0), offset 0x280 ..................................................... 90
Register 8: Interrupt 0-29 Active Bit (ACTIVE0), offset 0x300 ............................................................... 91
Register 9: Interrupt 0-3 Priority (PRI0), offset 0x400 .......................................................................... 92
Register 10: Interrupt 4-7 Priority (PRI1), offset 0x404 .......................................................................... 92
Register 11: Interrupt 8-11 Priority (PRI2), offset 0x408 ......................................................................... 92
Register 12: Interrupt 12-15 Priority (PRI3), offset 0x40C ...................................................................... 92
Register 13: Interrupt 16-19 Priority (PRI4), offset 0x410 ....................................................................... 92
Register 14: Interrupt 20-23 Priority (PRI5), offset 0x414 ....................................................................... 92
Register 15: Interrupt 24-27 Priority (PRI6), offset 0x418 ....................................................................... 92
Register 16: Interrupt 28-29 Priority (PRI7), offset 0x41C ...................................................................... 92
Register 17: Software Trigger Interrupt (SWTRIG), offset 0xF00 ............................................................ 94
Register 18: CPU ID Base (CPUID), offset 0xD00 ................................................................................. 95
Register 19: Interrupt Control and State (INTCTRL), offset 0xD04 ......................................................... 96
Register 20: Vector Table Offset (VTABLE), offset 0xD08 ...................................................................... 99
Register 21: Application Interrupt and Reset Control (APINT), offset 0xD0C ......................................... 100
Register 22: System Control (SYSCTRL), offset 0xD10 ....................................................................... 102
12
July 14, 2014
Texas Instruments-Production Data