English
Language : 

SM320F28335PTPMEP Datasheet, PDF (136/167 Pages) Texas Instruments – Digital Signal Controller (DSC)
SM320F28335-EP
SPRS581D – JUNE 2009 – REVISED MAY 2012
www.ti.com
Table 6-39. External Interface Write Switching Characteristics (continued)
PARAMETER
th(XD)XWE
tdis(XD)XRNW
Hold time, write data valid after XWE0, XWE1 inactive high
Maximum time for DSP to release the data bus after XR/W inactive high
(3) TW = Trail period, write access. See Table 6-35.
MIN
TW-2 (3)
MAX
4
UNIT
ns
ns
(A) (B)
Lead
Active
Trail
(C)
XCLKOUT = XTIMCLK
XCLKOUT = 1/2 XTIMCLK
XZCS0, XZCS6, XZCS7
XA[0:19]
XRD
(D)
XWE0, XWE1
XR/W
XD[0:31], XD[0:15]
td(XCOH-XZCSL)
td(XCOH-XA)
td(XCOHL-XZCSH)
td(XCOH-XRNWL)
td(XWEL-XD)
ten(XD)XWEL
td(XCOHL-XWEL)
DOUT
td(XCOHL-XWEH)
td(XCOHL-XRNWH)
tdis(XD)XRNW
th(XD)XWEH
(E)
XREADY
A. All XINTF accesses (lead period) begin on the rising edge of XCLKOUT. When necessary, the device inserts an
alignment cycle before an access to meet this requirement.
B. During alignment cycles, all signals transition to their inactive state.
C. XA[0:19] holds the last address put on the bus during inactive cycles, including alignment cycles except XA0, which
remains high.
D. XWE1 is used in 32-bit data bus mode. In 16-bit mode, this signal is XA0.
E. For USEREADY = 0, the external XREADY input signal is ignored.
Figure 6-25. Example Write Access
XTIMING register parameters used for this example :
XRDLEAD
XRDACTIVE XRDTRAIL USEREADY X2TIMING
N/A (1)
N/A (1)
N/A (1)
0
0
XWRLEAD
≥1
(1) N/A = Not applicable (or “Don’t care”) for this example
XWRACTIVE
≥0
XWRTRAIL
≥0
READYMODE
N/A (1)
136 Electrical Specifications
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SM320F28335-EP