English
Language : 

SM320F28335PTPMEP Datasheet, PDF (121/167 Pages) Texas Instruments – Digital Signal Controller (DSC)
SM320F28335-EP
www.ti.com
SPRS581D – JUNE 2009 – REVISED MAY 2012
Table 6-22 shows the high-resolution PWM switching characteristics.
Table 6-22. High Resolution PWM Characteristics at SYSCLKOUT = (60 - 150 MHz)
Micro Edge Positioning (MEP) step size(1)
MIN TYP
150
MAX UNIT
310 ps
(1) Maximum MEP step size is based on worst-case process, maximum temperature and maximum voltage. MEP step size will increase
with low voltage and high temperature and decrease with voltage and cold temperature.
Applications that use the HRPWM feature should use MEP Scale Factor Optimizer (SFO) estimation software functions. See the TI
software libraries for details of using SFO function in end applications. SFO functions help to estimate the number of MEP steps per
SYSCLKOUT period dynamically while the HRPWM is in operation.
Table 6-23 shows the eCAP timing requirement and Table 6-24 shows the eCAP switching characteristics.
Table 6-23. Enhanced Capture (eCAP) Timing Requirement(1)
TEST CONDITIONS
tw(CAP)
Capture input pulse width
Asynchronous
Synchronous
With input qualifier
(1) For an explanation of the input qualifier parameters, see Table 6-12.
MIN
2tc(SCO)
2tc(SCO)
1tc(SCO) + tw(IQSW)
MAX
UNIT
cycles
cycles
cycles
Table 6-24. eCAP Switching Characteristics
tw(APWM)
PARAMETER
Pulse duration, APWMx output high/low
TEST CONDITIONS
MIN
MAX UNIT
20
ns
Table 6-25 shows the eQEP timing requirement and Table 6-26 shows the eQEP switching
characteristics.
Table 6-25. Enhanced Quadrature Encoder Pulse (eQEP) Timing Requirements(1)
TEST CONDITIONS
tw(QEPP)
QEP input period
Asynchronous/synchronous
With input qualifier
tw(INDEXH)
QEP Index Input High time
Asynchronous/synchronous
With input qualifier
tw(INDEXL)
QEP Index Input Low time
Asynchronous/synchronous
With input qualifier
tw(STROBH)
QEP Strobe High time
Asynchronous/synchronous
With input qualifier
tw(STROBL)
QEP Strobe Input Low time
Asynchronous/synchronous
With input qualifier
(1) For an explanation of the input qualifier parameters, see Table 6-12.
MIN
2tc(SCO)
2(1tc(SCO) + tw(IQSW))
2tc(SCO)
2tc(SCO) +tw(IQSW)
2tc(SCO)
2tc(SCO) + tw(IQSW)
2tc(SCO)
2tc(SCO) + tw(IQSW)
2tc(SCO)
2tc(SCO) +tw(IQSW)
MAX
UNIT
cycles
cycles
cycles
cycles
cycles
cycles
cycles
cycles
cycles
cycles
td(CNTR)xin
td(PCS-OUT)QEP
Table 6-26. eQEP Switching Characteristics
PARAMETER
TEST CONDITIONS
MIN
Delay time, external clock to counter increment
Delay time, QEP input edge to position compare sync
output
MAX
4tc(SCO)
6tc(SCO)
UNIT
cycles
cycles
tw(ADCSOCAL)
Table 6-27. External ADC Start-of-Conversion Switching Characteristics
PARAMETER
Pulse duration, ADCSOCAO low
MIN
32tc(HCO )
MAX UNIT
cycles
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SM320F28335-EP
Electrical Specifications 121