English
Language : 

PIC18F2480_09 Datasheet, PDF (62/490 Pages) Microchip Technology – 28/40/44-Pin Enhanced Flash Microcontrollers with ECAN Technology, 10-Bit A/D and nanoWatt Technology
PIC18F2480/2580/4480/4580
TABLE 5-4: INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)
Register
Applicable Devices
Power-on Reset,
Brown-out Reset
MCLR Resets,
WDT Reset,
RESET Instruction,
Stack Resets
Wake-up via WDT
or Interrupt
RXF3SIDL 2480 2580 4480 4580 xxx- x-xx
uuu- u-uu
uuu- u-uu
RXF3SIDH 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF2EIDL 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF2EIDH 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF2SIDL 2480 2580 4480 4580 xxx- x-xx
uuu- u-uu
uuu- u-uu
RXF2SIDH 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF1EIDL 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF1EIDH 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF1SIDL 2480 2580 4480 4580 xxx- x-xx
uuu- u-uu
uuu- u-uu
RXF1SIDH 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF0EIDL 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF0EIDH 2480 2580 4480 4580 xxxx xxxx
uuuu uuuu
uuuu uuuu
RXF0SIDL 2480 2580 4480 4580 xxx- x-xx
uuu- u-uu
uuu- u-uu
RXF0SIDH
B5D7(6)
B5D6(6)
B5D5(6)
B5D4(6)
B5D3(6)
B5D2(6)
B5D1(6)
B5D0(6)
B5DLC(6)
B5EIDL(6)
B5EIDH(6)
B5SIDL(6)
B5SIDH(6)
B5CON(6)
B4D7(6)
B4D6(6)
B4D5(6)
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
2480 2580 4480 4580
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
xxxx xxxx
-xxx xxxx
xxxx xxxx
xxxx xxxx
xxxx x-xx
xxxx x-xx
0000 0000
xxxx xxxx
xxxx xxxx
xxxx xxxx
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
-uuu uuuu
uuuu uuuu
uuuu uuuu
uuuu u-uu
uuuu u-uu
0000 0000
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
-uuu uuuu
uuuu uuuu
uuuu uuuu
uuuu u-uu
uuuu u-uu
uuuu uuuu
uuuu uuuu
uuuu uuuu
uuuu uuuu
Legend: u = unchanged, x = unknown, - = unimplemented bit, read as ‘0’, q = value depends on condition.
Shaded cells indicate conditions do not apply for the designated device.
Note 1: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).
2: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the interrupt
vector (0008h or 0018h).
3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are
updated with the current value of the PC. The STKPTR is modified to point to the next location in the
hardware stack.
4: See Table 5-3 for Reset value for specific condition.
5: Bits 6 and 7 of PORTA, LATA and TRISA are enabled, depending on the oscillator mode selected. When
not enabled as PORTA pins, they are disabled and read ‘0’.
6: This register reads all ‘0’s until ECAN™ technology is set up in Mode 1 or Mode 2.
DS39637D-page 62
© 2009 Microchip Technology Inc.