English
Language : 

MC68340AB16E Datasheet, PDF (78/441 Pages) Motorola, Inc – Integrated Processor with DMA User’s Manual
Freescale Semiconductor, Inc.
S0
S2
S4
S0 0–2 CLOCKS* S1 S2
S4
CLKOUT
A31–A4
A3–A1
INTERRUPT LEVEL
A0
FC3–FC0
CPU SPACE
SIZ0
1 BYTE
SIZ1
R/W
S0
S2
AS
DS
DSACKx
D7–D0
D15–D8
VECTOR FROM 16-BIT PORT
VECTOR FROM 8-BIT PORT
IRQ7–IRQ1
IACK7–IACK1
READ
CYCLE
INTERNAL
ARBITRATION
IACK CYCLE
*Internal Arbitration may take between 0–2 clock cycles.
Figure 3-15. Interrupt Acknowledge Cycle Timing
WRITE
STACK
3.4.4.2 AUTOVECTOR INTERRUPT ACKNOWLEDGE CYCLE. When the interrupting
device cannot supply a vector number, it requests an automatically generated vector
(autovector). Instead of placing a vector number on the data bus and asserting DSACK≈,
the device asserts AVEC to terminate the cycle. If the DSACK≈ signals are asserted
during an interrupt acknowledge cycle terminated by AVEC, the DSACK≈ signals and
MOTOROLA
MC68340 USER’S MANUAL
3-29
For More Information On This Product,
Go to: www.freescale.com