English
Language : 

MC68HC11F1_13 Datasheet, PDF (51/158 Pages) Freescale Semiconductor, Inc – Technical Data
Freescale Semiconductor, Inc.
OPT2 — System Configuration Options 2
$1038
Bit 7
6
5
4
3
2
1
Bit 0
GWOM CWOM CLK4X
—
—
—
—
—
RESET:
0
0
0
0
0
0
0
0
GWOM — Port G Wired-OR Mode
Refer to SECTION 6 PARALLEL INPUT/OUTPUT.
0 = Port G operates normally.
1 = Port G outputs are open-drain type.
CWOM — Port C Wired-OR Mode
Refer to SECTION 6 PARALLEL INPUT/OUTPUT.
0 = Port C operates normally.
1 = Port C outputs are open-drain type.
CLK4X — 4XOUT Clock Enable
The 4XOUT signal, when enabled, is a buffered XTAL signal and is four times the fre-
quency of the E-clock. This buffered clock is intended to synchronize external devices
with the MCU. Refer to SECTION 2 PIN DESCRIPTIONS.
0 = The 4XOUT pin is driven low.
1 = The 4XOUT signal is driven on the 4XOUT pin.
Bits [4:0] — Not implemented
Always read zero
4.3.2.5 Block Protect Register (BPROT)
BPROT prevents accidental writes to EEPROM and the CONFIG register. The bits in
this register can be written to zero during the first 64 E-clock cycles after reset in the
normal modes. Once the bits are cleared to zero, the EEPROM array and the CONFIG
register can be programmed or erased. Setting the bits in the BPROT register to logic
one protects the EEPROM and CONFIG register until the next reset. Refer to Table
4-6.
BPROT — Block Protect
Bit 7
6
5
—
—
—
RESET:
0
0
0
Bits [7:5] — Not implemented
Always read zero
4
PTCON
1
3
BPRT3
1
2
BPRT2
1
1
BPRT1
1
Bit 0
BPRT0
1
$1035
PTCON — Protect for CONFIG
0 = CONFIG register can be programmed or erased normally
1 = CONFIG register cannot be programmed or erased
BPRT[3:0] — Block Protect Bits for EEPROM
0 = Protection disabled for associated block
1 = Protection enabled for associated block
TECHNICAL DATA
OPERATING MODES AND ON-CHIP MEMORY
For More Information On This Product,
Go to: www.freescale.com
4-13