English
Language : 

MC68HC11F1_13 Datasheet, PDF (100/158 Pages) Freescale Semiconductor, Inc – Technical Data
Freescale Semiconductor, Inc.
INTERNAL
MCU CLOCK
DIVIDER
÷2 ÷4 ÷16 ÷32
MSB
LSB
8-BIT SHIFT REGISTER
READ DATA BUFFER
SELECT
SPI CLOCK (MASTER)
CLOCK
CLOCK
LOGIC
S
M
M
S
PIN
CONTROL
LOGIC
S
M
MISO/
PD2
MOSI/
PD3
SCK/
PD4
SS/
PD5
SPI CONTROL
MSTR
SPE
SPIE
SPSR SPI STATUS REGISTER
SPCR SPI CONTROL REGISTER
8
8
8
SPI INTERRUPT
REQUEST
INTERNAL
DATA BUS
Figure 8-1 SPI Block Diagram
8.2 SPI Transfer Formats
During an SPI transfer, data is simultaneously transmitted and received. A serial clock
line synchronizes shifting and sampling of the information on the two serial data lines.
A slave select line allows individual selection of a slave SPI device; slave devices that
are not selected do not interfere with SPI bus activities. On a master SPI device, the
select line can optionally be used to indicate a multiple master bus contention. Refer
to Figure 8-2.
SERIAL PERIPHERAL INTERFACE
MC68HC11F1
8-2
For More Information On This Product,
TECHNICAL DATA
Go to: www.freescale.com