English
Language : 

CC2510_15 Datasheet, PDF (119/245 Pages) Texas Instruments – Low-Power SoC (System-on-Chip) with MCU, Memory,2.4 GHz RF Transceiver, and USB Controller
CC2511F8 - Not Recommended for New Designs
CC2510Fx / CC2511Fx
T1CCTL1 (0xE6) - Timer 1 Channel 1 Capture/Compare Control
Bit Field Name Reset R/W Description
7
CPSEL
0
R/W Timer 1 channel 1 capture select
0
Use normal capture input
1
Use RF event(s) enabled in the RFIM register to trigger a capture
6
IM
1
R/W Channel 1 interrupt mask
0
Interrupt disabled
1
Interrupt enabled
5:3 CMP[2:0]
000
R/W Channel 1 compare mode select. Selects action on output when timer value equals
compare value in T1CC1
000 Set output on compare
001 Clear output on compare
010 Toggle output on compare
011 Set output on compare-up, clear on 0 (clear on compare-down in up/down
mode)
100 Clear output on compare-up, set on 0 (set on compare-down in up/down
mode)
101 Set when equal to T1CC1, clear when equal to T1CC0
110 Clear when equal to T1CC1, set when equal to T1CC0
111 DSM mode enable
2
MODE
0
R/W CMP≠111
CMP=111
Select Timer 1 channel 1 capture
or compare mode
Set the DSM speed
0
Capture mode
1/8 of timer tick speed
1
Compare mode
1/4 of timer tick speed
1:0 CAP[1:0]
00
R/W
Channel 1 capture mode
select (timer mode)
DSM interpolator and output shaping
configuration (DSM mode)
00 No capture
DSM interpolator and output shaping
enabled
01 Capture on rising edge
DSM interpolator enabled and output
shaping disabled
10 Capture on falling edge
DSM interpolator disabled and output
shaping enabled
11 Capture on both edges
DSM interpolator and output shaping
disabled
T1CC1H (0xDD) - Timer 1 Channel 1 Capture/Compare Value High
Bit Field Name Reset R/W Description
7:0 T1CC1[15:8] 0x00 R/W Timer 1 channel 1 capture/compare value, high order byte
DSM data high order byte (DSM mode)
T1CC1L (0xDC) - Timer 1 Channel 1 Capture/Compare Value Low
Bit Field Name Reset R/W Description
7:0 T1CC1[7:0] 0x00 R/W Timer 1 channel 1 capture/compare value, low order byte
DSM data low order byte. The two least significant bits are not used. (DSM mode)
SWRS055G
Page 119 of 236