English
Language : 

RX24U Datasheet, PDF (92/131 Pages) Renesas Technology Corp – 32-bit RXv2 CPU core
RX24U Group
5. Electrical Characteristics
Table 5.19 Timing of Recovery from Low Power Consumption Modes (2)
Conditions: VCC = 2.7 V to 5.5 V, AVCC0 = AVCC1 = AVCC2 = VREFH0 = VREFH1 = VREFH2 = VCC to 5.5 V,
VSS = AVSS0 = AVSS1 = AVSS2 = VREFL0 = VREFL1 = VREFL2 = 0 V, Ta = –40 to +85°C
Item
Symbol Min.
Typ. Max.
Unit
Test
Conditions
Recovery time Middle-speed Crystal connected to Main clock oscillator tSBYMC —
2
from software mode
main clock oscillator operating*2
standby mode*1
Main clock oscillator tSBYPC —
2
and PLL circuit
operating*3
3
ms Figure 5.30
3
ms
External clock input Main clock oscillator tSBYEX —
3
to main clock
operating*4
4
μs
oscillator
Main clock oscillator tSBYPE —
65
85
μs
and PLL circuit
operating*5
HOCO clock
HOCO clock
tSBYHO
—
40
50
μs
oscillator operating oscillator operating 1
*6
HOCO clock
oscillator operating 2
*7
—
75
85
μs
HOCO clock
oscillator and PLL
circuit operating*8
tSBYPH
—
110 125 μs
LOCO clock oscillator operating*9
tSBYLO
—
5
7
μs
Note 1.
Note 2.
Note 3.
Note 4.
Note 5.
Note 6.
Note 7.
Note 8.
Note 9.
The recovery time varies depending on the state of each oscillator when the WAIT instruction is executed. The recovery time
when multiple oscillators are operating varies depending on the operating state of the oscillators that are not selected as the
system clock source. The above table applies when only the corresponding clock is operating.
When the frequency of the crystal is 12 MHz.
When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.
When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and PCLKD are not divided.
When the frequency of PLL is 48 MHz.
When the main clock oscillator wait control register (MOSCWTCR) is set to 04h.
When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and PCLKD are set to 12 MHz.
When the frequency of the external clock is 12 MHz.
When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and PCLKD are not divided.
When the frequency of PLL is 48 MHz.
When the main clock oscillator wait control register (MOSCWTCR) is set to 00h.
When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and PCLKD are set to 12 MHz.
When the frequency of the high-speed on-chip oscillator is 32 MHz. When the high-speed on-chip oscillator wait control register
(HOCOWTCR) is set to 05h. When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and PCLKD are set to 8 MHz.
When the frequency of the high-speed on-chip oscillator is 64 MHz. Set the high-speed on-chip oscillator wait control register
(HOCOWTCR) is set to 06h. When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and PCLKD are set to 8 MHz.
When the frequency of the high-speed on-chip oscillator is 32 MHz, and the frequency of PLL is 80 MHz. When the high-speed
on-chip oscillator wait control register (HOCOWTCR) is set to 05h. When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and
PCLKD are set to 10 MHz.
When the frequencies of ICLK, FCLK, PCLKA, PCLKB, and PCLKD are not divided.
R01DS0278EJ0100 Rev.1.00
Mar 31, 2017
Page 92 of 131