English
Language : 

XC2V4000 Datasheet, PDF (75/311 Pages) Xilinx, Inc – Summary of Features
R
Virtex™-II Platform FPGAs: DC and Switching Characteristics
Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, Without DCM
Table 31: Global Clock Input to Output Delay for LVTTL, 12 mA, Fast Slew Rate, Without DCM
Speed Grade
Description
Symbol
Device
–6
–5
–4 Units
LVTTL Global Clock Input to Output Delay using
Output flip-flop, 12 mA, Fast Slew Rate, without
DCM.
For data output with different standards, adjust
the delays with the values shown in IOB Output
Switching Characteristics Standard
Adjustments, page 14.
Global Clock and OFF without DCM
TICKOF
XC2V40
3.46
3.58
3.69
ns
XC2V80
3.62
3.58
3.69
ns
XC2V250
3.79
3.88
4.47
ns
XC2V500
3.85
3.88
4.47
ns
XC2V1000
4.02
4.28
4.62
ns
XC2V1500
4.16
4.28
4.62
ns
XC2V2000
4.30
4.43
5.10
ns
XC2V3000
4.49
4.64
5.34
ns
XC2V4000
4.82
4.99
5.74
ns
XC2V6000
5.19
5.38
5.93
ns
XC2V8000
5.47
6.09
7.00
ns
Notes:
1. Listed above are representative values where one global clock input drives one vertical clock line in each accessible column, and
where all accessible IOB and CLB flip-flops are clocked by the global clock net.
2. Output timing is measured at 50% VCC threshold with test setup shwon in Figure 1. For other I/O standards and different loads, see
Table 18.
DS031-3 (v3.0) August 1, 2003
Product Specification
www.xilinx.com
1-800-255-7778
Module 3 of 4
27