English
Language : 

DS705 Datasheet, PDF (51/54 Pages) Xilinx, Inc – Integrated adder for complex multiply or multiply-add operation
R
XA Spartan-3A DSP Automotive FPGA Family Data Sheet
Byte Peripheral Interface Configuration Timing
X-Ref Target - Figure 14
PROG_B
(Input)
PUDC_B
(Input)
M[2:0]
(Input)
INIT_B
(Open-Drain)
LDC[2:0]
PUDC_B must be stable before INIT_B goes High and constant throughout the configuration process.
TMINIT
<0:1:0>
TINITM
Mode input pins M[2:0] are sampled when INIT_B goes High. After this point,
input values do not matter until DONE goes High, at which point the mode pins
become user-I/O pins.
Pin initially pulled High by internal pull-up resistor if PUDC_B input is Low.
Pin initially high-impedance (Hi-Z) if PUDC_B input is High.
HDC
CSO_B
New ConfigRate active
CCLK
A[25:0]
D[7:0]
(Input)
TCCLK1
T INITADDR
000_0000
000_0001
Byte 0
Byte 1
TCCLK1
TCCLKn
TCCO
Address
Address Address
TAVQV
Data
TDCC
Data
Data
TCCD
Data
Shaded values indicate specifications on attached parallel NOR Flash PROM.
Figure 14: Waveforms for Byte-wide Peripheral Interface Configuration
DS705_15_061908
Table 55: Timing for Byte-wide Peripheral Interface Configuration Mode
Symbol
Description
TCCLK1
TCCLKn
TMINIT
TINITM
TINITADDR
Initial CCLK clock period
CCLK clock period after FPGA loads ConfigRate setting
Setup time on M[2:0] mode pins before the rising edge of INIT_B
Hold time on M[2:0] mode pins after the rising edge of INIT_B
Minimum period of initial A[25:0] address cycle; LDC[2:0] and HDC are asserted
and valid
TCCO
TDCC
TCCD
Address A[25:0] outputs valid after CCLK falling edge
Setup time on D[7:0] data inputs before CCLK rising edge
Hold time on D[7:0] data inputs after CCLK rising edge
Minimum Maximum Units
See Table 47
See Table 47
50
-
ns
0
-
ns
5
5
TCCLK1
cycles
See Table 51
See TSMDCC in Table 52
0
-
ns
DS705 (v1.1) January 20, 2009
www.xilinx.com
Product Specification
51