English
Language : 

DS705 Datasheet, PDF (23/54 Pages) Xilinx, Inc – Integrated adder for complex multiply or multiply-add operation
R
XA Spartan-3A DSP Automotive FPGA Family Data Sheet
Three-State Output Propagation Times
Table 25: Timing for the IOB Three-State Path
Symbol
Description
Conditions
Synchronous Output Enable/Disable Times
TIOCKHZ
Time from the active transition at the OTCLK input LVCMOS25, 12 mA
of the Three-state Flip-Flop (TFF) to when the output drive, Fast slew
Output pin enters the high-impedance state
rate
TIOCKON(2)
Time from the active transition at TFF’s OTCLK
input to when the Output pin drives valid data
Asynchronous Output Enable/Disable Times
TGTS
Time from asserting the Global Three State (GTS)
input on the STARTUP_SPARTAN3A primitive to
when the Output pin enters the high-impedance
state
LVCMOS25, 12 mA
output drive, Fast slew
rate
Set/Reset Times
TIOSRHZ
TIOSRON(2)
Time from asserting TFF’s SR input to when the
Output pin enters a high-impedance state
Time from asserting TFF’s SR input at TFF to
when the Output pin drives valid data
LVCMOS25, 12 mA
output drive, Fast slew
rate
Device
Speed Grade
-4
Units
Max
All
1.39
ns
All
3.35
ns
All
10.36
ns
All
1.86
ns
All
3.82
ns
Notes:
1. The numbers in this table are tested using the methodology presented in Table 27 and are based on the operating conditions set forth in
Table 8 and Table 11.
2. This time requires adjustment whenever a signal standard other than LVCMOS25 with 12 mA drive and Fast slew rate is assigned to the
data Output. When this is true, add the appropriate Output adjustment from Table 26.
DS705 (v1.1) January 20, 2009
www.xilinx.com
Product Specification
23