English
Language : 

DS705 Datasheet, PDF (49/54 Pages) Xilinx, Inc – Integrated adder for complex multiply or multiply-add operation
R
XA Spartan-3A DSP Automotive FPGA Family Data Sheet
Serial Peripheral Interface Configuration Timing
X-Ref Target - Figure 13
PROG_B
(Input)
PUDC_B
(Input)
PUDC_B must be stable before INIT_B goes High and constant throughout the configuration process.
VS[2:0]
(Input)
M[2:0]
(Input)
INIT_B
(Open-Drain)
<1:1:1>
TMINIT
<0:0:1>
TINITM
Mode input pins M[2:0] and variant select input pins VS[2:0] are sampled when INIT_B
goes High. After this point, input values do not matter until DONE goes High, at which
point these pins become user-I/O pins.
New ConfigRate active
CCLK
TCCLK1
TMCCL1 TMCCH1
TMCCLn
TCCLK1
TCCLKn
TMCCHn
DIN
(Input)
CSO_B
MOSI
TV
TCSS
Data
Data
TDCC
Data
Data
TCCD
TCCO
Command
(msb)
Command
(msb-1)
TDSU
TDH
Pin initially pulled High by internal pull-up resistor if PUDC_B input is Low.
Pin initially high-impedance (Hi-Z) if PUDC_B input is High. External pull-up resistor required on CSO_B.
Shaded values indicate specifications on attached SPI Flash PROM.
Figure 13: Waveforms for Serial Peripheral Interface Configuration
DS705_14_061908
Table 53: Timing for Serial Peripheral Interface Configuration Mode
Symbol
Description
TCCLK1
TCCLKn
TMINIT
Initial CCLK clock period
CCLK clock period after FPGA loads ConfigRate setting
Setup time on VS[2:0] variant-select pins and M[2:0] mode pins before the
rising edge of INIT_B
TINITM
Hold time on VS[2:0] variant-select pins and M[2:0] mode pins after the
rising edge of INIT_B
TCCO
TDCC
TCCD
MOSI output valid delay after CCLK falling edge
Setup time on DIN data input before CCLK rising edge
Hold time on DIN data input after CCLK rising edge
Minimum
Maximum
See Table 47
See Table 47
50
-
0
-
See Table 51
See Table 51
0
-
Units
ns
ns
ns
DS705 (v1.1) January 20, 2009
www.xilinx.com
Product Specification
49