English
Language : 

MSP430FR6889 Datasheet, PDF (28/176 Pages) Texas Instruments – Mixed-Signal Microcontrollers
MSP430FR6889, MSP430FR68891, MSP430FR6888, MSP430FR6887
MSP430FR5889, MSP430FR58891, MSP430FR5888, MSP430FR5887
SLASE32A – AUGUST 2014 – REVISED MARCH 2015
www.ti.com
5 Specifications
5.1 Absolute Maximum Ratings(1)
over operating free-air temperature range (unless otherwise noted)
MIN
MAX
UNIT
Voltage applied at DVCC and AVCC pins to VSS
Voltage difference between DVCC and AVCC pins(2)
–0.3
4.1
V
±0.3
V
Voltage applied to any pin (3)
–0.3
VCC + 0.3 V
(4.1 Max)
V
Diode current at any device pin
Storage temperature, Tstg(4)
±2
mA
–40
125
°C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) Voltage differences between DVCC and AVCC exceeding the specified limits may cause malfunction of the device including erroneous
writes to RAM and FRAM.
(3) All voltages referenced to VSS.
(4) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow
temperatures not higher than classified on the device label on the shipping boxes or reels.
5.2 ESD Ratings
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1)
V(ESD) Electrostatic discharge Charged-device model (CDM), per JEDEC specification JESD22-C101(2)
VALUE
±1000
±250
UNIT
V
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as
±1000 V may actually have higher performance.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±250 V
may actually have higher performance.
5.3 Recommended Operating Conditions
Typical data are based on VCC = 3.0 V, TA = 25°C unless otherwise noted.
VCC
VSS
TA
TJ
CDVCC
fSYSTEM
Supply voltage range applied at all DVCC, AVCC, and ESIDVCC pins(1) (2) (3)
Supply voltage applied at all DVSS, AVSS, and ESIDVSS pins
Operating free-air temperature
Operating junction temperature
Capacitor value at DVCC and ESIDVCC (5)
Processor frequency (maximum MCLK
frequency) (6)
No FRAM wait states (NWAITSx = 0)
With FRAM wait states (NWAITSx = 1)(8)
MIN
1.8 (4)
–40
–40
1–20%
0
0
NOM
0
MAX
3.6
85
85
8 (7)
16 (9)
UNIT
V
V
°C
°C
µF
MHz
fACLK
fSMCLK
Maximum ACLK frequency
Maximum SMCLK frequency
50 kHz
16(9) MHz
(1) It is recommended to power the DVCC, AVCC, and ESIDVCC pins from the same source. At a minimum, during power up, power down,
and device operation, the voltage difference between DVCC, AVCC, and ESIDVCC must not exceed the limits specified in Absolute
Maximum Ratings. Exceeding the specified limits may cause malfunction of the device including erroneous writes to RAM and FRAM.
(2) See Table 5-1 for additional important information.
(3) Modules may have a different supply voltage range specification. Refer to the specification of the respective module in this data sheet.
(4) The minimum supply voltage is defined by the supervisor SVS levels. See Table 5-2 for the exact values.
(5) Connect a low-ESR capacitor with at least the value specified and a maximum tolerance of 20% as close as possible to the DVCC and
ESIDVCC pins.
(6) Modules may have a different maximum input clock specification. Refer to the specification of the respective module in this data sheet.
(7) DCO settings and HF crystals with a typical value less or equal the specified MAX value are permitted.
(8) Wait states only occur on actual FRAM accesses; that is, on FRAM cache misses. RAM and peripheral accesses are always executed
without wait states.
(9) DCO settings and HF crystals with a typical value less or equal the specified MAX value are permitted. If a clock sources with a larger
typical value is used, the clock must be divided in the clock system.
28
Specifications
Copyright © 2014–2015, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: MSP430FR6889 MSP430FR68891 MSP430FR6888 MSP430FR6887 MSP430FR5889
MSP430FR58891 MSP430FR5888 MSP430FR5887