English
Language : 

CC2430 Datasheet, PDF (192/212 Pages) Texas Instruments – A True System-on-Chip solution for 2.4 GHz IEEE 802.15.4 / ZigBee-TM
FSCTRLH (0xDF10)
Bit Name
7:6 LOCK_THR[1:0]
5
CAL_DONE
4
CAL_RUNNING
3
LOCK_LENGTH
2
LOCK_STATUS
1:0 FREQ[9:8]
FSCTRLL (0xDF11)
Bit Name
7:0 FREQ[7:0]
CSPT (0xDF16)
Bit Name
7:0 CSPT
CSPX (0xDF12)
Bit Name
7:0 CSPX
Radio : Radio Registers
CC2430
Reset
01
0
0
0
0
01
(2405
MHz)
R/W
R/W
R
R
R/W
R
R/W
Description
Number of consecutive reference clock periods with
successful sync windows required to indicate lock:
00 : 64
01 : 128
10 : 256
11 : 512
Frequency synthesizer calibration done.
0 : Calibration not performed since the last time the FS was
turned on.
1 : Calibration performed since the last time the FS was
turned on.
Calibration status, '1' when calibration in progress.
LOCK_WINDOW pulse width:
0: 2 CLK_PRE periods
1: 4 CLK_PRE periods
PLL lock status
0 : PLL is not in lock
1 : PLL is in lock
Frequency control word. Used directly in TX, in RX the LO
frequency is automatically set 2 MHz below the RF
frequency.
Frequency division = 2048 + FREQ[9 : 0] ⇔
4
fRF = (2048 + FREQ[9 : 0]) MHz
fLO = (2048 + FREQ[9 : 0]− 2 ⋅ RXEN ) MHz
Reset
0x65
(2405
MHz)
R/W
R/W
Description
Frequency control word. Used directly in TX, in RX the LO
frequency is automatically set 2 MHz below the RF
frequency.
Frequency division = 2048 + FREQ[9 : 0] ⇔
4
fRF = (2048 + FREQ[9 : 0]) MHz
fLO = (2048 + FREQ[9 : 0]− 2 ⋅ RXEN ) MHz
Reset
0x00
R/W
R/W
Description
CSP T Data register. Contents is decremented each time
MAC Timer overflows while CSP program is running. CSP
program stops when is about to count to 0. Setting T=0xFF
disables decrement function.
Reset R/W
0x00 R/W
Description
CSP X Data register. Used by CSP WAITX, RANDXY and
conditional instructions
CC2430 Data Sheet (rev. 2.1) SWRS036F
Page 192 of 211