English
Language : 

RX63N_15 Datasheet, PDF (185/210 Pages) Renesas Technology Corp – Renesas MCUs
RX63N Group, RX631 Group
5. Electrical Characteristics
5.8 Power-on Reset Circuit and Voltage Detection Circuit Characteristics
Table 5.33 Power-on Reset Circuit and Voltage Detection Circuit Characteristics
Conditions: VCC = AVCC0 = VREFH = VCC_USB = VBATT = 2.7 to 3.6 V, VREFH0 = 2.7 V to AVCC0
VSS = AVSS0 = VREFL/VREFL0 = VSS_USB = 0 V
Ta = Topr
Item
Symbol
Min.
Typ.
Max.
Unit Test Conditions
Voltage detection Power-on reset
level
(POR)
Low power
consumption
function disabled
VPOR
2.5
2.6
2.7
V
Figure 5.63
Low power
consumption
function enabled
2.0
2.35
2.7
Voltage detection circuit (LVD0)
Voltage detection circuit (LVD1)
Voltage detection circuit (LVD2)
Internal reset time Power-on reset time
LVD0 reset time
LVD1 reset time
LVD2 reset time
Minimum VCC down time
Vdet0
Vdet1_A
Vdet2_A
tPOR
tLVD0
tLVD1
tLVD2
tVOFF
2.7
2.80
2.9
Figure 5.64
2.75
2.95
3.15
Figure 5.65
2.75
2.95
3.15
Figure 5.66
—
4.6
—
ms Figure 5.63
—
4.6
—
Figure 5.64
—
0.9
—
Figure 5.65
—
0.9
—
Figure 5.66
200
—
—
µs Figure 5.63 and
Figure 5.64
Response delay time
tdet
—
—
200
µs Figure 5.63 to
Figure 5.66
LVD operation stabilization time (after LVD is enabled)
Td(E-A)
—
—
3
µs Figure 5.65 and
Hysteresis width (LVD1 and LVD2)
V LVH
—
80
—
mV Figure 5.66
Note: The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels VPOR, Vdet1,
and Vdet2 for the POR/ LVD.
tVOFF
VCC
VPOR
Internal reset signal
(active-low)
Figure 5.63 Power-on Reset Timing
tdet
tPOR
tdet tdet tPOR
R01DS0098EJ0180 Rev.1.80
May 13, 2014
Page 185 of 208