English
Language : 

PIC18F2585_07 Datasheet, PDF (475/482 Pages) Microchip Technology – Enhanced Flash Microcontrollers with ECAN Technology, 10-Bit A/D and nanoWatt Technology
PIC18F2585/2680/4585/4680
RXBnSIDL (Receive Buffer n Standard
Identifier, Low Byte) ......................................... 291
RXERRCNT (Receive Error Count) ......................... 293
RXFBCONn (Receive Filter Buffer Control n) .......... 306
RXFCONn (Receive Filter Control n) ....................... 305
RXFnEIDH (Receive Acceptance Filter n
Extended Identifier, High Byte) ........................ 303
RXFnEIDL (Receive Acceptance Filter n
Extended Identifier, Low Byte) ......................... 303
RXFnSIDH (Receive Acceptance Filter n
Standard Identifier Filter, High Byte) ................ 302
RXFnSIDL (Receive Acceptance Filter n
Standard Identifier Filter, Low Byte) ................ 302
RXMnEIDH (Receive Acceptance Mask n
Extended Identifier Mask, High Byte) .............. 304
RXMnEIDL (Receive Acceptance Mask n
Extended Identifier Mask, Low Byte) ............... 304
RXMnSIDH (Receive Acceptance Mask n
Standard Identifier Mask, High Byte) ............... 303
RXMnSIDL (Receive Acceptance Mask n
Standard Identifier Mask, Low Byte) ................ 304
SDFLC (Standard Data Bytes
Filter Length Count) ......................................... 305
SSPCON1 (MSSP Control 1, I2C Mode) ................. 198
SSPCON1 (MSSP Control 1, SPI Mode) ................. 189
SSPCON2 (MSSP Control 2, I2C Mode) ................. 199
SSPSTAT (MSSP Status, I2C Mode) ....................... 197
SSPSTAT (MSSP Status, SPI Mode) ...................... 188
Status ......................................................................... 87
STKPTR (Stack Pointer) ............................................ 63
T0CON (Timer0 Control) .......................................... 147
T1CON (Timer 1 Control) ......................................... 151
T2CON (Timer 2 Control) ......................................... 157
T3CON (Timer3 Control) .......................................... 159
TRISE (PORTE/PSP Control) .................................. 142
TXBIE (Transmit Buffers Interrupt Enable) .............. 318
TXBnCON (Transmit Buffer n Control) .................... 282
TXBnDLC (Transmit Buffer n
Data Length Code) .......................................... 285
TXBnDm (Transmit Buffer n
Data Field Byte m) ........................................... 284
TXBnEIDH (Transmit Buffer n Extended
Identifier, High Byte) ........................................ 283
TXBnEIDL (Transmit Buffer n Extended
Identifier, Low Byte) ......................................... 284
TXBnSIDH (Transmit Buffer n Standard
Identifier, High Byte) ........................................ 283
TXBnSIDL (Transmit Buffer n Standard
Identifier, Low Byte) ......................................... 283
TXERRCNT (Transmit Error Count) ........................ 285
TXSTA (Transmit Status and Control) ..................... 228
WDTCON (Watchdog Timer Control) ...................... 353
RESET ............................................................................. 391
Resets ........................................................................ 41, 343
Brown-out Reset (BOR) ........................................... 343
Oscillator Start-up Timer (OST) ............................... 343
Power-on Reset (POR) ............................................ 343
Power-up Timer (PWRT) ......................................... 343
RETFIE ............................................................................ 392
RETLW ............................................................................ 392
RETURN .......................................................................... 393
Return Address Stack ........................................................ 62
and Associated Registers .......................................... 62
Return Stack Pointer (STKPTR) ........................................ 63
Revision History ............................................................... 461
RLCF ............................................................................... 393
RLNCF ............................................................................. 394
RRCF ............................................................................... 394
RRNCF ............................................................................ 395
S
SCK ................................................................................. 187
SDI ................................................................................... 187
SDO ................................................................................. 187
SEC_IDLE Mode ............................................................... 38
SEC_RUN Mode ................................................................ 34
Serial Clock, SCK ............................................................ 187
Serial Data In (SDI) .......................................................... 187
Serial Data Out (SDO) ..................................................... 187
Serial Peripheral Interface. See SPI Mode.
SETF ............................................................................... 395
Slave Select (SS) ............................................................. 187
SLEEP ............................................................................. 396
Sleep
OSC1 and OSC2 Pin States ...................................... 31
Software Simulator (MPLAB SIM) ................................... 412
Special Event Trigger. See Compare (ECCP1 Module).
Special Features of the CPU ........................................... 343
Special Function Registers ................................................ 70
Map ...................................................................... 70–75
SPI Mode (MSSP)
Associated Registers ............................................... 195
Bus Mode Compatibility ........................................... 195
Effects of a Reset .................................................... 195
Enabling SPI I/O ...................................................... 191
Master Mode ............................................................ 192
Master/Slave Connection ........................................ 191
Operation ................................................................. 190
Operation in Power Managed Modes ...................... 195
Serial Clock ............................................................. 187
Serial Data In ........................................................... 187
Serial Data Out ........................................................ 187
Slave Mode .............................................................. 193
Slave Select ............................................................. 187
Slave Select Synchronization .................................. 193
SPI Clock ................................................................. 192
Typical Connection .................................................. 191
SS .................................................................................... 187
SSPOV ............................................................................ 217
SSPOV Status Flag ......................................................... 217
SSPSTAT Register
R/W Bit ............................................................ 200, 201
Stack Full/Underflow Resets .............................................. 64
Status Register .................................................................. 87
SUBFSR .......................................................................... 407
SUBFWB ......................................................................... 396
SUBLW ............................................................................ 397
SUBULNK ........................................................................ 407
SUBWF ............................................................................ 397
SUBWFB ......................................................................... 398
SWAPF ............................................................................ 398
T
Table Pointer Operations (table) ........................................ 98
Table Reads/Table Writes ................................................. 64
TBLRD ............................................................................. 399
TBLWT ............................................................................ 400
Time-out in Various Situations (table) ................................ 45
© 2007 Microchip Technology Inc.
Preliminary
DS39625C-page 473