English
Language : 

PIC18F4539 Datasheet, PDF (127/322 Pages) Microchip Technology – Enhanced FLASH Microcontrollers with Single Phase Induction Motor Control Kernel
16.0 MASTER SYNCHRONOUS
SERIAL PORT (MSSP)
MODULE
16.1 Master SSP (MSSP) Module
Overview
The Master Synchronous Serial Port (MSSP) module is
a serial interface useful for communicating with other
peripheral or microcontroller devices. These peripheral
devices may be serial EEPROMs, shift registers, dis-
play drivers, A/D converters, etc. The MSSP module
can operate in one of two modes:
• Serial Peripheral Interface (SPI)
• Inter-Integrated Circuit (I2C)
- Full Master mode
- Slave mode (with general address call)
The I2C interface supports the following modes in
hardware:
• Master mode
• Multi-Master mode
• Slave mode
16.2 Control Registers
The MSSP module has three associated registers.
These include a status register (SSPSTAT) and two
control registers (SSPCON1 and SSPCON2). The use
of these registers and their individual configuration bits
differ significantly, depending on whether the MSSP
module is operated in SPI or I2C mode.
Additional details are provided under the individual
sections.
PIC18FXX39
16.3 SPI Mode
The SPI mode allows 8 bits of data to be synchronously
transmitted and received, simultaneously. All four modes
of SPI are supported. To accomplish communication,
typically three pins are used:
• Serial Data Out (SDO) - RC5/SDO
• Serial Data In (SDI) - RC4/SDI/SDA
• Serial Clock (SCK) - RC3/SCK/SCL
Additionally, a fourth pin may be used when in a Slave
mode of operation:
• Slave Select (SS) - RA5/AN4/SS/LVDIN
Figure 16-1 shows the block diagram of the MSSP
module when operating in SPI mode.
FIGURE 16-1:
MSSP BLOCK DIAGRAM
(SPI MODE)
Internal
Data Bus
Read
Write
SSPBUF reg
RC4/SDI/SDA
RC5/SDO
SSPSR reg
bit0
shift
clock
RA5/AN4/SS/
LVDIN
SS Control
Enable
Edge
Select
2
Clock Select
RC3/SCK/
SCL
SMP:CKE
2
Edge
Select
SSPM3:SSPM0
4
÷Prescaler TOSC
4 / 16 / 64
Data to TX/RX in SSPSR
TRIS bit
 2002 Microchip Technology Inc.
Preliminary
DS30485A-page 125