English
Language : 

243658-020 Datasheet, PDF (54/128 Pages) Intel Corporation – Intel Celeron Processor up to 1.10 GHz
Intel® Celeron® Processor up to 1.10 GHz
Table 30. BCLK Signal Quality Guidelines for Edge Finger Measurement
(for the S.E.P. Package)
T# Parameter
V1’: BCLK VIL
V2’: BCLK VIH
V3’: VIN Absolute Voltage Range
V4’: Rising Edge Ringback
V5’: Falling Edge Ringback
V6’: Tline Ledge Voltage
V7’: Tline Ledge Oscillation
Min Nom Max Unit Figure
Notes
0.5
V
12
2.0
V
12
–0.5
3.3
V
12 2
2.0
V
12 3
0.5
V
12 3
1.0
1.7
V
12
At Ledge Midpoint 4
0.2
V
12
Peak-to-Peak 5
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all Celeron processor frequencies.
2. This is the Intel Celeron processor system bus clock overshoot and undershoot measurement guideline.
3. The rising and falling edge ringback voltage guideline is the minimum (rising) or maximum (falling) absolute
voltage the BCLK signal may dip back to after passing the VIH (rising) or VIL (falling) voltage limits. This
guideline is an absolute value.
4. The BCLK at the processor edge fingers may have a dip or ledge midway on the rising or falling edge. The
midpoint voltage level of this ledge should be within the range of the guideline.
5. The ledge (V7) is allowed to have peak-to-peak oscillation as given in the guideline.
Figure 12. BCLK, TCK, PICCLK Generic Clock Waveform at the Processor Edge Fingers
T3
V3
V4
V2
V6
V1
V7
V5
V3
T6
T4
T5
54
Datasheet