English
Language : 

HYB25D512800BT Datasheet, PDF (51/90 Pages) Infineon Technologies AG – 512Mbit Double Data Rate SDRAM
HYB25D512[40/16/80]0B[E/F/C/T]
512Mbit Double Data Rate SDRAM
Functional Description
CK
CK
Command
Address
DQS
DQ
DM
Maximum DQSS
T1
T2
T3
T4
T5
T6
Write
NOP
BA a, COL b
tDQSS (max)
NOP
NOP
tWR
PRE
BA (a or all)
2
DI a-b
3
3
1
1
NOP
tRP
CK
CK
Command
Address
DQS
DQ
DM
Minimum DQSS
T1
T2
T3
T4
T5
T6
Write
NOP
NOP
BA a, COL b
tDQSS (min)
NOP
tWR
2
PRE
BA (a or all)
DI a-b
3
3
1
1
NOP
tRP
DI a-b = data in for bank a, column b.
An interrupted burst is shown, 2 data elements are written.
1 subsequent element of data in is applied in the programmed order following DI a-b.
tWR is referenced from the first positive CK edge after the last desired data in pair.
The Precharge command masks the last 2 data elements in the burst, for burst length = 8.
A10 is Low with the Write command (Auto Precharge is disabled).
1 = Can be don't care for programmed burst length of 4.
2 = For programmed burst length of 4, DQS becomes don't care at this point.
3 = These bits are incorrectly written into the memory array if DM is low.
Figure 27 Write to Precharge: Interrupting (Burst Length = 4 or 8)
Don’t Care
Data Sheet
51
Rev. 1.2, 2004-06