|
ICS1893Y-10 Datasheet, PDF (136/150 Pages) – | |||
|
◁ |
ICS1893Y-10 Data Sheet - Release
Chapter 9 DC and AC Operating Conditions
9.5.12 MII / 100M Stream Interface: Transmit Latency
Table 9-19 lists the significant time periods for the MII / 100 Stream Interface transmit latency. The time
periods consist of timings of signals on the following pins:
⢠TXEN
⢠TXCLK
⢠TXD (that is, TXD[3:0])
⢠TP_TX (that is, TP_TXP and TP_TXN)
Figure 9-13 shows the timing diagram for the time periods.
Table 9-19. MII / 100M Stream Interface Transmit Latency
Time
Period
Parameter
Conditions
Min. Typ. Max. Units
t1 TXEN Sampled to MDI Output of First MII mode
Bit of /J/ â
â 2.8 3 Bit times
t2 TXD Sampled to MDI Output of First 100M Stream Interface â 6.1 7 Bit times
Bit of /J/ â
â The IEEE maximum is 18 bit times.
Figure 9-13. MII / 100M Stream Interface Transmit Latency Timing Diagram
TXEN
TXCLK
TXD
Preamble /J/ Preamble /K/
TP_TXâ
t1
t2
â Shown
unscrambled.
ICS1893Y-10 Rev F 1/20/04
Copyright © 2004, Integrated Circuit Systems, Inc.
All rights reserved.
136
January, 2004
|
▷ |