English
Language : 

MC68HC908GR8 Datasheet, PDF (79/286 Pages) Freescale Semiconductor, Inc – M68HC08 Microcontrollers
7.5 CGMC Registers
These registers control and monitor operation of the CGMC:
• PLL control register (PCTL)
(See 7.5.1 PLL Control Register.)
• PLL bandwidth control register (PBWC)
(See 7.5.2 PLL Bandwidth Control Register.)
• PLL multiplier select register high (PMSH)
(See 7.5.3 PLL Multiplier Select Register High.)
• PLL multiplier select register low (PMSL)
(See 7.5.4 PLL Multiplier Select Register Low.)
• PLL VCO range select register (PMRS)
(See 7.5.5 PLL VCO Range Select Register.)
• PLL reference divider select register (PMDS)
(See 7.5.6 PLL Reference Divider Select Register.)
Figure 7-3 is a summary of the CGMC registers.
Addr.
$0036
$0037
$0038
$0039
$003A
$003B
Register Name
Read:
PLL Control Register
(PCTL)
Write:
Reset:
Read:
PLL Bandwidth Control
Register (PBWC)
Write:
Reset:
Read:
PLL Multiplier Select High
Register (PMSH)
Write:
Reset:
Read:
PLL Multiplier Select Low
Register (PMSL)
Write:
Reset:
Read:
PLL VCO Select Range
Register (PMRS)
Write:
Reset:
Read:
PLL Reference Divider
Select Register (PMDS)
Write:
Reset:
Bit 7
PLLIE
0
AUTO
0
0
0
MUL7
0
VRS7
0
0
0
6
PLLF
0
LOCK
0
0
5
PLLON
1
ACQ
0
0
0
MUL6
1
VRS6
1
0
0
MUL5
0
VRS5
0
0
0
0
= Unimplemented
4
3
BCS
PRE1
0
0
0
0
0
0
0
MUL11
0
0
MUL4
MUL3
0
0
VRS4
VRS3
0
0
0
RDS3
0
0
R = Reserved
NOTES:
1. When AUTO = 0, PLLIE is forced clear and is read-only.
2. When AUTO = 0, PLLF and LOCK read as clear.
3. When AUTO = 1, ACQ is read-only.
4. When PLLON = 0 or VRS7:VRS0 = $0, BCS is forced clear and is read-only.
5. When PLLON = 1, the PLL programming register is read-only.
6. When BCS = 1, PLLON is forced set and is read-only.
Figure 7-3. CGMC I/O Register Summary
2
PRE0
0
0
0
MUL10
0
MUL2
0
VRS2
0
RDS2
0
CGMC Registers
1
VPR1
0
0
0
MUL9
0
MUL1
0
VRS1
0
RDS1
0
Bit 0
VPR0
0
R
0
MUL8
0
MUL0
0
VRS0
0
RDS0
1
MC68HC908GR8 • MC68HC908GR4 Data Sheet, Rev. 7
Freescale Semiconductor
79