English
Language : 

W90N745CD Datasheet, PDF (286/422 Pages) Winbond – 16/32-bit ARM microcontroller
W90N745CD/W90N745CDG
BITS
[31:8]
[7:4]
[3]
[2]
[1]
[0]
Reserved -
DESCRIPTIONS
RX FIFO Interrupt (Irpt_RDA) Trigger Level
RFITL
RFITL
0000
0001
0010
0011
0100
0101
0110
others
Irpt_RDA Trigger Level (Bytes)
01
04
08
14
30
46
62
62
DMS
DMA Mode Select
The DMA function is not implemented in this version.
TX FIFO Reset
TFR
Setting this bit will generate an OSC cycle reset pulse to reset TX FIFO.
The TX FIFO becomes empty (TX pointer is reset to 0) after such reset.
This bit is returned to 0 automatically after the reset pulse is generated.
RFR
RX FIFO Reset
Setting this bit will generate an OSC cycle reset pulse to reset RX FIFO.
The RX FIFO becomes empty (RX pointer is reset to 0) after such reset.
This bit is returned to 0 automatically after the reset pulse is generated.
FME
FIFO Mode Enable
Because UART is always operating in the FIFO mode, writing this bit has
no effect while reading always gets logical one. This bit must be 1 when
other FCR bits are written to; otherwise, they will not be programmed.
Publication Release Date: September 22, 2006
- 281 -
Revision A2