English
Language : 

LM3S5D56 Datasheet, PDF (12/1146 Pages) Texas Instruments – Stellaris® LM3S5D56 Microcontroller
Table of Contents
Figure 12-7. ADC Input Equivalency Diagram ......................................................................... 546
Figure 12-8. Internal Voltage Conversion Result ..................................................................... 547
Figure 12-9. External Voltage Conversion Result with 3.0-V Setting ......................................... 548
Figure 12-10. External Voltage Conversion Result with 1.0-V Setting ......................................... 548
Figure 12-11. Differential Sampling Range, VIN_ODD = 1.5 V ...................................................... 550
Figure 12-12. Differential Sampling Range, VIN_ODD = 0.75 V .................................................... 550
Figure 12-13. Differential Sampling Range, VIN_ODD = 2.25 V .................................................... 551
Figure 12-14. Internal Temperature Sensor Characteristic ......................................................... 552
Figure 12-15. Low-Band Operation (CIC=0x0 and/or CTC=0x0) ................................................ 554
Figure 12-16. Mid-Band Operation (CIC=0x1 and/or CTC=0x1) ................................................. 555
Figure 12-17. High-Band Operation (CIC=0x3 and/or CTC=0x3) ................................................ 556
Figure 13-1. UART Module Block Diagram ............................................................................. 619
Figure 13-2. UART Character Frame ..................................................................................... 620
Figure 13-3. IrDA Data Modulation ......................................................................................... 623
Figure 13-4. LIN Message ..................................................................................................... 624
Figure 13-5. LIN Synchronization Field ................................................................................... 625
Figure 14-1. SSI Module Block Diagram ................................................................................. 675
Figure 14-2. TI Synchronous Serial Frame Format (Single Transfer) ........................................ 678
Figure 14-3. TI Synchronous Serial Frame Format (Continuous Transfer) ................................ 679
Figure 14-4. Freescale SPI Format (Single Transfer) with SPO=0 and SPH=0 .......................... 680
Figure 14-5. Freescale SPI Format (Continuous Transfer) with SPO=0 and SPH=0 .................. 680
Figure 14-6. Freescale SPI Frame Format with SPO=0 and SPH=1 ......................................... 681
Figure 14-7. Freescale SPI Frame Format (Single Transfer) with SPO=1 and SPH=0 ............... 682
Figure 14-8. Freescale SPI Frame Format (Continuous Transfer) with SPO=1 and SPH=0 ........ 682
Figure 14-9. Freescale SPI Frame Format with SPO=1 and SPH=1 ......................................... 683
Figure 14-10. MICROWIRE Frame Format (Single Frame) ........................................................ 684
Figure 14-11. MICROWIRE Frame Format (Continuous Transfer) ............................................. 685
Figure 14-12. MICROWIRE Frame Format, SSIFss Input Setup and Hold Requirements ............ 685
Figure 15-1. I2C Block Diagram ............................................................................................. 717
Figure 15-2. I2C Bus Configuration ........................................................................................ 718
Figure 15-3. START and STOP Conditions ............................................................................. 718
Figure 15-4. Complete Data Transfer with a 7-Bit Address ....................................................... 719
Figure 15-5. R/S Bit in First Byte ............................................................................................ 719
Figure 15-6. Data Validity During Bit Transfer on the I2C Bus ................................................... 719
Figure 15-7. Master Single TRANSMIT .................................................................................. 723
Figure 15-8. Master Single RECEIVE ..................................................................................... 724
Figure 15-9. Master TRANSMIT with Repeated START ........................................................... 725
Figure 15-10. Master RECEIVE with Repeated START ............................................................. 726
Figure 15-11. Master RECEIVE with Repeated START after TRANSMIT with Repeated
START .............................................................................................................. 727
Figure 15-12. Master TRANSMIT with Repeated START after RECEIVE with Repeated
START .............................................................................................................. 728
Figure 15-13. Slave Command Sequence ................................................................................ 729
Figure 16-1. CAN Controller Block Diagram ............................................................................ 754
Figure 16-2. CAN Data/Remote Frame .................................................................................. 755
Figure 16-3. Message Objects in a FIFO Buffer ...................................................................... 764
Figure 16-4. CAN Bit Time .................................................................................................... 768
Figure 17-1. USB Module Block Diagram ............................................................................... 804
12
January 23, 2012
Texas Instruments-Production Data