English
Language : 

MC68HC912BL16 Datasheet, PDF (27/128 Pages) Freescale Semiconductor, Inc – 16-Bit Microcontroller
Freescale Semiconductor, Inc.
MODE — Mode Register
Bit 7
6
5
4
3
2
1
SMODN MODB MODA ESTR
IVIS EBSWAI
0
RESET:
1
0
1
1
0
0
–
RESET:
1
1
1
1
0
0
–
RESET:
0
0
1
1
1
0
–
RESET:
0
1
1
1
1
0
–
RESET:
0
1
0
1
1
0
–
RESET:
1
0
0
1
0
0
–
RESET:
0
0
0
1
1
0
–
Bit 0
EME
0
0
1
1
1
0
1
$000B
Normal Exp
Narrow
Normal Exp
Wide
Special Exp
Narrow
Special Exp
Wide
Peripheral
Normal
Single Chip
Special
Single Chip
MODE controls the MCU operating mode and various configuration options. This register is not in the
map in peripheral mode.
SMODN, MODB, MODA — Mode Select Special, B and A
These bits show the current operating mode and reflect the status of the BKGD, MODB and MODA input
pins at the rising edge of reset.
Read anytime. SMODN may only be written if SMODN = 0 (in special modes) but the first write is ig-
nored; MODB, MODA may be written once if SMODN = 1; anytime if SMODN = 0, except that special
peripheral and reserved modes cannot be selected.
ESTR — E Clock Stretch Enable
Determines if the E Clock behaves as a simple free-running clock or as a bus control signal that is active
only for external bus cycles. ESTR is always one in expanded modes since it is required for address
demultiplexing and must follow stretched cycles.
0 = E never stretches (always free running).
1 = E stretches high during external access cycles and low during non-visible internal accesses.
Normal modes: write once; Special modes: write anytime, read anytime.
IVIS — Internal Visibility
This bit determines whether internal ADDR/DATA, R/W, and LSTRB signals can be seen on the bus
during accesses to internal locations. In special expanded narrow mode, it is possible to configure the
MCU to show internal accesses on an external 16-bit bus. The IVIS control bit must be set to one. When
the system is configured this way, visible internal accesses are shown as if the MCU was configured for
expanded wide mode but normal external accesses operate as if the bus was in narrow mode. In normal
expanded narrow mode, internal visibility is not allowed and IVIS is ignored.
0 = No visibility of internal bus operations on external bus
1 = Internal bus operations are visible on external bus
Normal modes: write once; Special modes: write anytime EXCEPT the first time. Read anytime.
EBSWAI — External Bus Module Stop in Wait Control
This bit controls access to the external bus interface when in wait mode. The module will delay before
shutting down in wait mode to allow for final bus activity to complete.
0 = External bus and registers continue functioning during wait mode.
1 = External bus is shut down during wait mode.
MC68HC912BL16TS/D
For More Information On This Product,
27
Go to: www.freescale.com