English
Language : 

BCM4354KKWBGT Datasheet, PDF (85/192 Pages) Cypress Semiconductor – Single-Chip 5G Wi-Fi IEEE 802.11ac 2×2 MAC/ Baseband/Radio with Integrated Bluetooth 4.1 and FM Receiver
BCM4354 Data Sheet
Pinout and Signal Descriptions
Section 13: Pinout and Signal Descriptions
Ball Maps
Figure 33 and Figure 34 on page 85 show the WLBGA ball map.
Figure 33: WLBGA Ball Map, 4.87 mm × 7.67 mm Array, 192-Ball, A1–V6 (Bottom View—Balls Facing Up)
6
HSIC_DATA
HSIC_AGND12PLL
HSIC_DVDD12
5
PCIE_REFCLKN
PCIE_PLL_AVSS
PCIE_PME_L
4
PCIE_REFCLKP
PCIE_RXTX_AVSS
PCIE_PERST_L
3
PCIE_TDN
PCIE_PLL
_AVDD1P2
PCIE_TESTP
2
PCIE_TDP
PCIE_RXTX
_AVDD1P2
PCIE_TESTN
1
A
PCIE_RDN
B
PCIE_RDP
C
VSSC
PCIE_CLKREQ_L
VDDC
VSSC
D
GPIO_9
BT_USB_DN
BT_VDDC
FM_AUDIOVDD1P2
FM_AOUT1
E
LPO_IN
BT_I2S_DO
BT_USB_DP
BT_I2S_DI
CLK_REQ
VSSC
FM_PLLVDD1P2
FM_PLLVSS
FM_AUDIOVSS
FM_VCOVSS
FM_AOUT2
F
FM_LNAVCOVDD1P2
G
BT_UART_RXD
BT_PCM_OUT
BT_VDDC
FM_LNAVSS
FM_RFIN
H
BT_I2S_CLK
BT_UART_TXD
BT_PCM_IN
BT_HOST_WAKE
BT_VCOVSS
BT_VCOVDD1P2
J
BT_PCM_SYNC
BT_UART_RTS_L
BT_GPIO_4
BT_IFVDD1P2
BT_PLLVDD1P2
BT_LNAVDD1P2
K
BT_I2S_WS
BT_UART_CTS_L
BT_DEV_WAKE
BT_PLLVSS
BT_PAVSS
BT_RF
L
BT_PCM_CLK
WRF_LOGEN
_GND1P2
WRF_MMD
_GND1P2
WRF_VCO
_GND1P2
WRF_SYNTH
_VBAT_VDD3P3
6
BT_VDDC
RF_SW_CTRL_4
RF_SW_CTRL_6
WRF_LOGENG
_GND1P2
WRF_MMD
_VDD1P2
WRF_PFD
_GND1P2
WRF_CP
_GND1P2
5
VSSC
WRF_AFE
_GND1P2_CORE0
WRF_GPIO
_OUT_CORE0
WRF_PFD
_VDD1P2
WRF_BUCK
_VDD1P5
CORE0
WRF_BUCK
_GND1P5_CORE0
4
BT_IFVSS
WRF_RX2G
_GND1P2_CORE0
WRF_TX
_GND1P2_CORE0
WRF_PADRV_VBAT
_VDD3P3_CORE0
WRF_PADRV_VBAT
_GND3P3_CORE0
WRF_TSSI_A
_CORE0
WRF_RX5G
_GND1P2_CORE0
3
WRF_LNA_2G
_GND1P2_CORE0
WRF_PA2G_VBAT
_GND3P3_CORE0
WRF_PA2G_VBAT
_GND3P3_CORE0
WRF_PA5G_VBAT
_GND3P3_CORE0
WRF_PA5G_VBAT
_GND3P3_CORE0
WRF_LNA_5G
_GND1P2_CORE0
2
BT_PAVDD2P5
M
WRF_RFIN
_2G_CORE0
N
WRF_RFOUT
_2G_CORE0
P
WRF_PA2G_VBAT
_VDD3P3_CORE0
R
WRF_PA5G_VBAT
_VDD3P3_CORE0
T
WRF_RFOUT
_5G_CORE0
U
WRF_RFIN
_5G_CORE0
V
1
Broadcom®
October 15, 2014 • 4354-DS109-R
BROADCOM CONFIDENTIAL
Page 84