English
Language : 

EP2S30F484C4N Datasheet, PDF (47/238 Pages) Altera Corporation – Section I. Stratix II Device Family Data Sheet
Stratix II Architecture
Table 2–4. M-RAM Row Interface Unit Signals
Unit Interface Block
Input Signals
L0
datain_a[14..0]
byteena_a[1..0]
L1
datain_a[29..15]
byteena_a[3..2]
L2
datain_a[35..30]
addressa[4..0]
addr_ena_a
clock_a
clocken_a
renwe_a
aclr_a
L3
addressa[15..5]
datain_a[41..36]
L4
datain_a[56..42]
byteena_a[5..4]
L5
datain_a[71..57]
byteena_a[7..6]
R0
datain_b[14..0]
byteena_b[1..0]
R1
datain_b[29..15]
byteena_b[3..2]
R2
datain_b[35..30]
addressb[4..0]
addr_ena_b
clock_b
clocken_b
renwe_b
aclr_b
R3
addressb[15..5]
datain_b[41..36]
R4
datain_b[56..42]
byteena_b[5..4]
R5
datain_b[71..57]
byteena_b[7..6]
Output Signals
dataout_a[11..0]
dataout_a[23..12]
dataout_a[35..24]
dataout_a[47..36]
dataout_a[59..48]
dataout_a[71..60]
dataout_b[11..0]
dataout_b[23..12]
dataout_b[35..24]
dataout_b[47..36]
dataout_b[59..48]
dataout_b[71..60]
f
See the TriMatrix Embedded Memory Blocks in Stratix II & Stratix II GX
Devices chapter in volume 2 of the Stratix II Device Handbook or the
Stratix II GX Device Handbook for more information on TriMatrix
memory.
Altera Corporation
May 2007
2–39
Stratix II Device Handbook, Volume 1