English
Language : 

CC2510FX Datasheet, PDF (132/244 Pages) List of Unclassifed Manufacturers – True System-on-Chip with Low Power RF Transceiver and 8051 MCU
C2510Fx / CC2511Fx
When the timer is used in Free-running Mode
or Modulo Mode the interrupt flags are set as
follows:
• TIMIF.TxCH0IF
and
TIMIF.TxCH1IF are set on compare
event
• TIMIF.TxOVFIF is set when counter
reaches terminal count value (overflow)
When the timer is used in Down Mode the
interrupt flags are set as follows:
• TIMIF.TxCH0IF
and
TIMIF.TxCH1IF are set on compare
event
• TIMIF.TxOVFIF is set when counter
reaches zero
When the timer is used in Up/Down Mode the
interrupt flags are set as follows:
• TIMIF.TxCH0IF
and
TIMIF.TxOVFIF are set when the
counter turns around on zero
• TIMIF.TxCH1IF is set on compare
event
In addition, the CPU interrupt flag,
IRCON.TxIF will be asserted if the channel n
interrupt mask bit (TxCCTLn.IM) is set to 1.
13.9.6 Timer 3 and Timer 4 DMA Triggers
There are two DMA triggers associated with
Timer 3 and two DMA triggers associated with
Timer 4. These are DMA triggers T3_CH0,
T3_CH1, T4_CH0, and T4_CH1, which are
generated on timer compare events as follows:
• T3_CH0: Timer 3 channel 0 compare
• T3_CH1: Timer 3 channel 1 compare
• T4_CH0: Timer 4 channel 0 compare
• T4_CH1: Timer 4 channel 1 compare
13.9.7 Timer 3 and 4 Registers
This section describes the following Timer 3
and Timer 4 registers:
• T3CNT - Timer 3 Counter
• T3CTL - Timer 3 Control
• T3CCTLn - Timer 3 Channel n Compare
Control
• T3CCn - Timer 3 Channel n Compare
Value
• T4CNT - Timer 4 Counter
• T4CTL - Timer 4 Control
• T4CCTLn - Timer 4 Channel n Compare
Control
• T4CCn - Timer 4 Channel n Compare
Value
• TIMIF - Timer 1/3/4 Interrupt Mask/Flag
T3CNT (0xCA) – Timer 3 Counter
Bit Name
7:0 CNT[7:0]
Reset R/W
0x00 R
Description
Timer count byte. Contains the current value of the 8-bit counter
SWRS055D
Page 132 of 243