English
Language : 

4583 Datasheet, PDF (72/153 Pages) Renesas Technology Corp – SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER
4583 Group
PRELIMINARY
Notice: This is not a final specification.
Some parametric limits are subject to change.
MR3
MR2
MR1
MR0
Clock control register MR
at reset : 11112
at RAM back-up : 11112
MR3 MR2
Operation mode
0 0 Through mode (frequency not divided)
Operation mode selection bits
0 1 Frequency divided by 2 mode
1 0 Frequency divided by 4 mode
1 1 Frequency divided by 8 mode
0
Main clock (f(XIN)) oscillation enabled
Main clock f(XIN) oscillation circuit control bit
1
Main clock (f(XIN)) oscillation stop
0
Main clock (f(XIN))
System clock oscillation source selection bit
1
On-chip oscillator clock (f(RING))
R/W
TAMR/
TMRA
RG0
Clock control register RG
On-chip oscillator (f(RING)) control bit
at reset : 02
at RAM back-up : 02
0
On-chip oscillator (f(RING)) oscillation enabled
1
On-chip oscillator (f(RING)) oscillation stop
W
TRGA
Timer control register PA
PA0 Prescaler control bit
at reset : 02
0
Stop (state initialized)
1
Operating
at RAM back-up : 02
W
TPAA
Timer control register W1
W13 Timer 1 count auto-stop circuit selection
bit (Note 2)
at reset : 00002
at RAM back-up : state retained
0 Timer 1 count auto-stop circuit not selected
1 Timer 1 count auto-stop circuit selected
R/W
TAW1/TW1A
W12 Timer 1 control bit
0 Stop (state retained)
1 Operating
W11 W10
Count source
W11
0 0 Instruction clock (INSTCK)
Timer 1 count source selection bits
W10
0 1 Prescaler output (ORCLK)
1 0 XIN input
1 1 CNTR0 input
Timer control register W2
W23 CNTR0 output signal selection bit
W22 Timer 2 control bit
W21
Timer 2 count source selection bits
W20
at reset : 00002
at RAM back-up : state retained
0 Timer 1 underflow signal divided by 2 output
1 Timer 2 underflow signal divided by 2 output
0 Stop (state retained)
1 Operating
W21 W20
Count source
0 0 System clock (STCK)
0 1 Prescaler output (ORCLK)
1 0 Timer 1 underflow signal (T1UDF)
1 1 PWM signal (PWMOUT)
R/W
TAW2/TW2A
Notes 1: “R” represents read enabled, and “W” represents write enabled.
2: This function is valid only when the timer 1 count start synchronous circuit is selected (I10=“1”).
Rev.3.00 Aug 06, 2004 page 72 of 151
REJ03B0009-0300Z