English
Language : 

UM10360 Datasheet, PDF (152/835 Pages) NXP Semiconductors – LPC17xx User manual
NXP Semiconductors
UM10360
Chapter 10: LPC17xx Ethernet
Table 136. Test register (TEST - address 0x5000 ) bit description
Bit Symbol
Function
Reset
value
0
SHORTCUT PAUSE This bit reduces the effective PAUSE quanta from 64 byte-times to 1 byte-time.
0
QUANTA
1
TEST PAUSE
This bit causes the MAC Control sublayer to inhibit transmissions, just as if a
0
PAUSE Receive Control frame with a nonzero pause time parameter was received.
2
TEST
Setting this bit will cause the MAC to assert backpressure on the link. Backpressure 0
BACKPRESSURE causes preamble to be transmitted, raising carrier sense. A transmit packet from the
system will be sent during backpressure.
31:3 -
Unused
0x0
11.9 MII Mgmt Configuration Register (MCFG - 0x5000 0020)
The MII Mgmt Configuration register (MCFG) has an address of 0x5000 0020. The bit
definition of this register is shown in Table 10–137.
Table 137. MII Mgmt Configuration register (MCFG - address 0x5000 0020) bit description
Bit Symbol
Function
Reset
value
0
SCAN INCREMENT Set this bit to cause the MII Management hardware to perform read cycles across a 0
range of PHYs. When set, the MII Management hardware will perform read cycles
from address 1 through the value set in PHY ADDRESS[4:0]. Clear this bit to allow
continuous reads of the same PHY.
1
SUPPRESS
PREAMBLE
Set this bit to cause the MII Management hardware to perform read/write cycles 0
without the 32-bit preamble field. Clear this bit to cause normal cycles to be
performed. Some PHYs support suppressed preamble.
5:2 CLOCK SELECT
This field is used by the clock divide logic in creating the MII Management Clock 0
(MDC) which IEEE 802.3u defines to be no faster than 2.5 MHz. Some PHYs
support clock rates up to 12.5 MHz, however. The AHB bus clock (HCLK) is divided
by the specified amount. Refer to Table 10–138 below for the definition of values for
this field.
14:6 -
Unused
0x0
15 RESET MII MGMT This bit resets the MII Management hardware.
0
31:16 -
Unused
0x0
UM10360_1
User manual
Table 138. Clock select encoding
Clock Select
Bit 5 Bit 4
Host Clock divided by 4
0
0
Host Clock divided by 6
0
0
Host Clock divided by 8
0
0
Host Clock divided by 10 0
1
Host Clock divided by 14 0
1
Host Clock divided by 20 0
1
Host Clock divided by 28 0
1
Host Clock divided by 36 1
0
Host Clock divided by 40 1
0
Host Clock divided by 44 1
0
Bit 3
0
1
1
0
0
1
1
0
0
1
Bit 2
x
0
1
0
1
0
1
0
1
0
Maximum AHB
clock supported
10
15
20
25
35
50
70
80[1]
90[1]
100[1]
Rev. 01 — 4 January 2010
© NXP B.V. 2010. All rights reserved.
152 of 835