English
Language : 

ISL78229 Datasheet, PDF (13/71 Pages) Intersil Corporation – 2-Phase Boost Controller with Drivers
ISL78229
Electrical Specifications Refer to Figure 3 on page 7 and Typical Application Schematics (page 8). Operating conditions unless
otherwise noted: VIN = 12V, VPVCC = 5.2V, and VVCC = 5.2V, TA = -40°C to +125°C (Note 8). Typicals are at TA = +25°C.
Boldface limits apply across the operating temperature range, -40°C to +125°C. (Continued)
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
MAX
(Note 7) TYP (Note 7) UNIT
IMON Offset Current
VRSENx = 0V, RSET = 665Ω (0.1%), with
ISENxP/N pins biased at 4V or 55V
common-mode voltage
16
17
18 µA
Constant Current Control Reference Accuracy
VREFCC Measure the IMON pin
1.575 1.600 1.625 V
AVERAGE OVERCURRENT FAULT PROTECTION (OC_AVG) (Refer to “Average Overcurrent Fault (OC_AVG)” on page 38 for more details)
OC_AVG Fault Threshold at the IMON Pin
1.9
2.0
2.1
V
OC_AVG Fault Trip Delay
1
µs
GATE DRIVERS
UG Source Resistance
UG Source Current
UG Sink Resistance
UG Sink Current
LG Source Resistance
LG Source Current
LG Sink Resistance
LG Sink Current
UG to PH Internal Resistor
RUG_SOURCE 100mA source current, VBOOT - VPH = 4.4V
1.2
Ω
IUG_SOURCE VUG - VPH = 2.5V, VBOOT - VPH = 4.4V
2
A
RUG_SINK 100mA sink current, VBOOT - VPH = 4.4V
0.6
Ω
IUG_SINK VUG - VPH = 2.5V, VBOOT - VPH = 4.4V
2.0
A
RLG_SOURCE 100mA source current, PVCC = 5.2V
1.2
Ω
ILG_SOURCE VLG - PGND = 2.5V, PVCC = 5.2V
2.0
A
RLG_SINK 100mA sink current, PVCC = 5.2V
0.55
Ω
ILG_SINK VLG - PGND = 2.5V, PVCC = 5.2V
3
A
50
kΩ
LG to PGND Internal Resistor
50
kΩ
BOOT-PH UVLO Detection Threshold
2.8
3.0
3.2
V
BOOT-PH UVLO Detection Threshold Hysteresis
0.09
0.15
0.22 V
Dead Time Delay - UG Falling to LG Rising
tDT1
CUG = CLG = OPEN, RDT = 10k (0.1%)
55
70
85
ns
Dead Time Delay - LG Falling to UG Rising
tDT2
CUG = CLG = OPEN, RDT = 10k (0.1%)
65
80
95
ns
Dead Time Delay - UG Falling to LG rising
tDT1
CUG = CLG = OPEN, RDT = 18.2kΩ (0.1%)
85
100
115 ns
Dead Time Delay - LG Falling to UG Rising
tDT2
CUG = CLG = OPEN, RDT = 18.2kΩ (0.1%)
95
110
125 ns
Dead Time Delay - UG Falling to LG Rising
tDT1
CUG = CLG = OPEN, RDT = 50kΩ (0.1%)
185
210
240 ns
Dead Time Delay - LG Falling to UG Rising
tDT2
CUG = CLG = OPEN, RDT = 50kΩ (0.1%)
205
230
260 ns
Dead Time Delay - UG Falling to LG Rising
tDT1
CUG = CLG = OPEN, RDT = 64.9kΩ (0.1%)
235
265
295 ns
Dead Time Delay - LG Falling to UG Rising
tDT2
CUG = CLG = OPEN, RDT = 64.9kΩ (0.1%)
260
290
320 ns
OUTPUT OVERVOLTAGE DETECTION/PROTECTION (Monitor the FB Pin, refer to “Output Overvoltage Fault” on page 36 for more details)
FB Overvoltage Rising Trip Threshold
VFBOV_RISE
Percentage of VDAC output reference
(default VREF = 1.6V)
Selectable hiccup/latch-off response.
118
120
122 %
FB Overvoltage Falling Recovery Threshold
VFBOV_FALL
Percentage of VDAC output reference
(default VREF = 1.6V)
Selectable hiccup/latch-off response.
114
116
118 %
Overvoltage Threshold Hysteresis
4
%
FB Overvoltage Trip Delay
1
us
OUTPUT UNDERVOLTAGE DETECTION (Monitor the FB Pin, refer to “Output Undervoltage Fault” on page 35 for more details)
Undervoltage Falling Trip Threshold
VFBUVREF_FALL Percentage of VDAC output reference
(default VREF = 1.6V)
78
80
82
%
Undervoltage Rising Recovery Threshold
VFBUVREF_RISE Percentage of VDAC output reference
(default VREF = 1.6V)
82.5
84.0
86.5 %
Submit Document Feedback 13
FN8656.3
February 12, 2016