English
Language : 

AK4632 Datasheet, PDF (55/70 Pages) Asahi Kasei Microsystems – 16-Bit ΔΣ Mono CODEC with ALC & MIC/SPK/Video-AMP
ASAHI KASEI
[AK4632]
SYSTEM DESIGN
Figure 45 shows the system connection diagram. An evaluation board [AKD4632] is available which demonstrates the
optimum layout, power supply arrangements and measurement results.
10µ 0.1µ
2.2k 1µ
C
0.22µ
R
20k
220
0.1µ
1µ
Analog Supply
2.6∼3.6V
Analog Supply
2.8∼5.25V
Cp Rp
10µ+ 0.1µ
10µ +
75
0.1µ
0.1u
Cv
Cs
SAGC1-0 bits = “00”
Cv : Short
Cs : Short
SAGC1-0 bits = “10” or “11”
Cv=100µF & Cs=2.2µF
  or
Cv=47µF & Cs=1.0µF
1 VCOC
2 AVDD
3 AVSS
4 VVDD
5 VIN
6 VOUT
7 VSAG
8 PDN
10
Top View
MIN 24
SVSS 23
SVDD 22
SPP 21
0.1µ 10µ
+
R2
SPN 20
MCKO 19 R1 ZD2
Analog Supply
2.6∼5.25V
Speaker
ZD1
MCKI 18
DVSS 17
Dynamic SPK :
R1,R2 : Short
ZD1,ZD2 : Open
Peizo SPK :
R1,R2 : 10Ω
  ZD1,ZD2 : Required
0.1µ
+ 10µ
DSP or µP
Figure 45. Typical Connection Diagram
Notes:
- AVSS, DVSS and SVSS of the AK4632 should be distributed separately from the ground of external
controllers.
- The exposed pad on the bottom surface of the package must be open.
- All digital input pins except pull-down pin should not be left floating.
- Value of R and C of BEEP pin should depend on system.
- When the AK4632 is EXT mode (PMPLL bit = “0”), a resistor and capacitor of VCOC pin is not needed.
- When the AK4632 is PLL mode (PMPLL bit = “1”), a resistor and capacitor of VCOC pin is shown in Table 45.
- Input resistance of AIN pin and Capacitance between MICOUT pin and AIN pin compose of HPF. When the
capacitance is 0.22µF, the cut off frequency is typ.72Hz(typ)(min. 48Hz, max. 145Hz).
Mode
0
1
2
3
4
5
6
7
12
13
Others
PLL3
bit
0
0
0
0
0
0
0
0
1
1
PLL2
bit
0
0
0
0
1
1
1
1
1
1
Others
PLL1 PLL0 PLL Reference
bit bit Clock Input Pin
Input
Frequency
Rp and Cp of
VCOC pin
Rp[Ω] Cp[F]
0
0
FCK pin
1fs
6.8k 220n
0
1
BICK pin
16fs
10k 4.7n
1
0
BICK pin
32fs
10k 4.7n
1
1
BICK pin
64fs
10k 4.7n
0
0
MCKI pin 11.2896MHz 10k 4.7n
0
1
MCKI pin 12.288MHz 10k 4.7n
1
0
MCKI pin
12MHz
10k 4.7n
1
1
MCKI pin
24MHz
10k 4.7n
0
0
MCKI pin
13.5MHz 10k 10n
0
1
MCKI pin
27MHz
10k 10n
N/A
Table 45. Setting of PLL Mode (*fs: Sampling Frequency)
PLL Lock
Time
(max)
160ms
2ms
2ms
2ms
40ms
40ms
40ms
40ms
40ms
40ms
Default
MS0396-E-00
- 55 -
2005/06