English
Language : 

DS893 Datasheet, PDF (41/77 Pages) Xilinx, Inc – DC and AC Switching Characteristics
Virtex UltraScale FPGAs Data Sheet: DC and AC Switching Characteristics
Device Pin-to-Pin Input Parameter Guidelines
The pin-to-pin numbers in Table 42 and Table 43 are based on the clock root placement in the center of
the device. The actual pin-to-pin values will vary if the root placement selected is different. Consult the
Vivado Design Suite timing report for the actual pin-to-pin values.
Table 42: Global Clock Input Setup and Hold With MMCM
Symbol
Description
Device
Speed Grades and
VCCINT Operating Voltages
1.0V
0.95V
Units
-3
-1H
-2
-1
Input Setup and Hold Time Relative to Global Clock Input Signal using SSTL15 Standard.(1)(2)(3)
TPSMMCMCC_VU065
TPHMMCMCC_VU065
Global clock input and input
flip-flop (or latch) with
MMCM.
Setup
2.36
XCVU065
Hold
–0.25
2.48
–0.25
2.38
–0.25
2.67
–0.25
ns
ns
TPSMMCMCC_VU080
TPHMMCMCC_VU080
Setup
2.22
2.45
2.25
2.55
ns
XCVU080
Hold
–0.47 –0.47 –0.47 –0.47
ns
TPSMMCMCC_VU095
TPHMMCMCC_VU095
Setup
2.22
2.45
2.25
2.55
ns
XCVU095
Hold
–0.47 –0.47 –0.47 –0.47
ns
TPSMMCMCC_VU125
TPHMMCMCC_VU125
Setup
2.21
2.48
2.23
2.66
ns
XCVU125
Hold
–0.13 –0.13 –0.13 –0.13
ns
TPSMMCMCC_VU160
TPHMMCMCC_VU160
Setup
2.21
2.48
2.23
2.66
ns
XCVU160
Hold
–0.12 –0.12 –0.12 –0.12
ns
TPSMMCMCC_VU190
TPHMMCMCC_VU190
Setup
2.21
2.48
2.23
2.66
ns
XCVU190
Hold
–0.13 –0.13 –0.13 –0.13
ns
TPSMMCMCC_VU440
TPHMMCMCC_VU440
Setup
2.31
N/A
2.32
2.86
ns
XCVU440
Hold
–0.07
N/A
–0.07 –0.07
ns
Notes:
1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured
relative to the global clock input signal using the slowest process, slowest temperature, and slowest voltage. Hold time is
measured relative to the global clock input signal using the fastest process, fastest temperature, and fastest voltage.
2. This table lists representative values where one global clock input drives one vertical clock line in each accessible column,
and where all accessible I/O and CLB flip-flops are clocked by the global clock net in a single SLR.
3. Use IBIS to determine any duty-cycle distortion incurred using various standards.
DS893 (v1.7.1) April 4, 2016
Product Specification
www.xilinx.com
Send Feedback
41