English
Language : 

W83L517D_05 Datasheet, PDF (77/133 Pages) Winbond – LPC I/O for Notebook
W83L517D/W83L517D-F
8.7.4 Set5.Reg4 - Infrared Configure Register 1 (IRCFG1)
REG.
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
IRCFG1
-
FSF_TH FEND_M AUX_RX
-
Reset Value
0
0
0
0
0
BIT 2
-
0
BIT 1
BIT 0
IRHSSL IR_FULL
0
0
Bit 7:
Bit 6:
Reserved, write 0.
FSF_TH - Frame Status FIFO Threshold
Set this bit to determine the frame status FIFO threshold level and to generate the FSF_I.
The threshold level values are defined as follows.
FSF_TH
0
1
STATUS FIFO THRESHOLD LEVEL
2
4
BIT 5:
Bit 4:
Bit 3~2:
Bit 1:
Bit 0:
FEND_MD - FRAME END MODE
A write to 1 enables hardware to split data stream into equal length frame automatically
as defined in Set4.Reg4 and Set4.Reg5, i.e., TFRLL/TFRLH.
AUX_RX - Auxiliary Receiver Pin
A write to 1 selects IRRX input pin. (Refer to Set7.Reg7.Bit5)
Reserved, write 0.
IRHSSL - Infrared Handshake Status Select
When set to 0, the HSR (Handshake Status Register) operates the same as defined in IR
mode. A write to 1 will disable HSR, and reading HSR returns 30H.
IR_FULL - Infrared Full Duplex Operation
When set to 0, IR module operates in half duplex. A write to 1 makes IR module operate
in full duplex.
8.7.5 Set5.Reg5 - Frame Status FIFO Register (FS_FO)
This register shows the bottom byte of frame status FIFO.
REG.
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
FS_FO FSFDR LST_FR
-
MX_LEX
PHY_ERR
CRC_ER
R
Reset Value
0
0
0
0
0
0
BIT 1
RX_OV
0
BIT 0
FSF_OV
0
- 77 -
Publication Release Date: May 23, 2005
Revision 1.0