English
Language : 

LM3S6G11 Datasheet, PDF (754/827 Pages) Texas Instruments – Stellaris® LM3S6G11 Microcontroller
Signal Tables
OBSOLETE: TI has discontinued production of this device.
Table 18-7. Signals by Pin Number (continued)
Pin Number
Pin Name
Pin Type Buffer Typea Description
C8
GND
-
Power Ground reference for logic and I/O pins.
C9
GND
-
Power Ground reference for logic and I/O pins.
C10
VDD
-
Power Positive supply for I/O and some logic.
PB2
I/O
TTL
GPIO port B bit 2.
CCP0
C11
CCP3
I2C0SCL
I/O
TTL
Capture/Compare/PWM 0.
I/O
TTL
Capture/Compare/PWM 3.
I/O
OD
I2C module 0 clock.
PB3
C12
I2C0SDA
I/O
TTL
GPIO port B bit 3.
I/O
OD
I2C module 0 data.
D1
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
D2
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
VDDC
D3
-
Power Positive supply for most of the logic function, including the
processor core and most peripherals. The voltage on this pin is
1.3 V and is supplied by the on-chip LDO. The VDDC pins should
only be connected to the LDO pin and an external capacitor as
specified in Table 20-6 on page 779 .
D10
VDD
-
Power Positive supply for I/O and some logic.
D11
VDD
-
Power Positive supply for I/O and some logic.
PB1
I/O
TTL
GPIO port B bit 1. This pin is not 5-V tolerant.
CCP1
D12
CCP2
I/O
TTL
Capture/Compare/PWM 1.
I/O
TTL
Capture/Compare/PWM 2.
U1Tx
O
TTL
UART module 1 transmit. When in IrDA mode, this signal has IrDA
modulation.
E1
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
E2
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
LDO
E3
-
Power Low drop-out regulator output voltage. This pin requires an external
capacitor between the pin and GND of 1 µF or greater. The LDO
pin must also be connected to the VDDC pins at the board level in
addition to the decoupling capacitor(s).
E10
VDD
-
Power Positive supply for I/O and some logic.
E11
CMOD0
I
TTL
CPU Mode bit 0. Input must be set to logic 0 (grounded); other
encodings reserved.
PB0
I/O
TTL
GPIO port B bit 0. This pin is not 5-V tolerant.
E12
CCP0
U1Rx
I/O
TTL
Capture/Compare/PWM 0.
I
TTL
UART module 1 receive. When in IrDA mode, this signal has IrDA
modulation.
F1
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
F2
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
VDDC
F3
-
Power Positive supply for most of the logic function, including the
processor core and most peripherals. The voltage on this pin is
1.3 V and is supplied by the on-chip LDO. The VDDC pins should
only be connected to the LDO pin and an external capacitor as
specified in Table 20-6 on page 779 .
F10
GND
-
Power Ground reference for logic and I/O pins.
F11
GND
-
Power Ground reference for logic and I/O pins.
754
July 24, 2012
Texas Instruments-Production Data