English
Language : 

LM3S6G11 Datasheet, PDF (22/827 Pages) Texas Instruments – Stellaris® LM3S6G11 Microcontroller
Table of Contents
OBSOLETE: TI has discontinued production of this device.
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
GPTM Timer B Interval Load (GPTMTBILR), offset 0x02C ................................................ 479
GPTM Timer A Match (GPTMTAMATCHR), offset 0x030 .................................................. 480
GPTM Timer B Match (GPTMTBMATCHR), offset 0x034 ................................................. 481
GPTM Timer A Prescale (GPTMTAPR), offset 0x038 ....................................................... 482
GPTM Timer B Prescale (GPTMTBPR), offset 0x03C ...................................................... 483
GPTM TimerA Prescale Match (GPTMTAPMR), offset 0x040 ........................................... 484
GPTM TimerB Prescale Match (GPTMTBPMR), offset 0x044 ........................................... 485
GPTM Timer A (GPTMTAR), offset 0x048 ....................................................................... 486
GPTM Timer B (GPTMTBR), offset 0x04C ....................................................................... 487
GPTM Timer A Value (GPTMTAV), offset 0x050 ............................................................... 488
GPTM Timer B Value (GPTMTBV), offset 0x054 .............................................................. 489
Watchdog Timers ......................................................................................................................... 490
Register 1: Watchdog Load (WDTLOAD), offset 0x000 ...................................................................... 494
Register 2: Watchdog Value (WDTVALUE), offset 0x004 ................................................................... 495
Register 3: Watchdog Control (WDTCTL), offset 0x008 ..................................................................... 496
Register 4: Watchdog Interrupt Clear (WDTICR), offset 0x00C .......................................................... 498
Register 5: Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 .................................................. 499
Register 6: Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 ............................................. 500
Register 7: Watchdog Test (WDTTEST), offset 0x418 ....................................................................... 501
Register 8: Watchdog Lock (WDTLOCK), offset 0xC00 ..................................................................... 502
Register 9: Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 ................................. 503
Register 10: Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 ................................. 504
Register 11: Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 ................................. 505
Register 12: Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC ................................ 506
Register 13: Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 ................................. 507
Register 14: Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 ................................. 508
Register 15: Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 ................................. 509
Register 16: Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC ................................. 510
Register 17: Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 .................................... 511
Register 18: Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 .................................... 512
Register 19: Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 .................................... 513
Register 20: Watchdog PrimeCell Identification 3 (WDTPCellID3 ), offset 0xFFC .................................. 514
Universal Asynchronous Receivers/Transmitters (UARTs) ..................................................... 515
Register 1: UART Data (UARTDR), offset 0x000 ............................................................................... 529
Register 2: UART Receive Status/Error Clear (UARTRSR/UARTECR), offset 0x004 ........................... 531
Register 3: UART Flag (UARTFR), offset 0x018 ................................................................................ 534
Register 4: UART IrDA Low-Power Register (UARTILPR), offset 0x020 ............................................. 537
Register 5: UART Integer Baud-Rate Divisor (UARTIBRD), offset 0x024 ............................................ 538
Register 6: UART Fractional Baud-Rate Divisor (UARTFBRD), offset 0x028 ....................................... 539
Register 7: UART Line Control (UARTLCRH), offset 0x02C ............................................................... 540
Register 8: UART Control (UARTCTL), offset 0x030 ......................................................................... 542
Register 9: UART Interrupt FIFO Level Select (UARTIFLS), offset 0x034 ........................................... 546
Register 10: UART Interrupt Mask (UARTIM), offset 0x038 ................................................................. 548
Register 11: UART Raw Interrupt Status (UARTRIS), offset 0x03C ...................................................... 552
Register 12: UART Masked Interrupt Status (UARTMIS), offset 0x040 ................................................. 556
Register 13: UART Interrupt Clear (UARTICR), offset 0x044 ............................................................... 560
Register 14: UART DMA Control (UARTDMACTL), offset 0x048 .......................................................... 562
Register 15: UART LIN Control (UARTLCTL), offset 0x090 ................................................................. 563
22
July 24, 2012
Texas Instruments-Production Data