English
Language : 

LM3S6100 Datasheet, PDF (505/559 Pages) Texas Instruments – Stellaris® LM3S6100 Microcontroller
Stellaris® LM3S6100 Microcontroller
Table 15-6. Signals by Signal Name (continued)
Pin Name
Pin Number Pin Type Buffer Typea Description
PC2
B8
I/O
TTL
GPIO port C bit 2.
PC3
A10
I/O
TTL
GPIO port C bit 3.
PC4
L1
I/O
TTL
GPIO port C bit 4.
PC5
M1
I/O
TTL
GPIO port C bit 5.
PC6
M2
I/O
TTL
GPIO port C bit 6.
PD0
G1
I/O
TTL
GPIO port D bit 0.
PD1
G2
I/O
TTL
GPIO port D bit 1.
PD2
H2
I/O
TTL
GPIO port D bit 2.
PD3
H1
I/O
TTL
GPIO port D bit 3.
PF0
M9
I/O
TTL
GPIO port F bit 0.
PF1
H12
I/O
TTL
GPIO port F bit 1.
PF2
J11
I/O
TTL
GPIO port F bit 2.
PF3
J12
I/O
TTL
GPIO port F bit 3.
RST
H11
I
TTL
System reset input.
RXIN
L7
I
Analog RXIN of the Ethernet PHY.
RXIP
M7
I
Analog RXIP of the Ethernet PHY.
SSI0Clk
M4
I/O
TTL
SSI module 0 clock
SSI0Fss
L4
I/O
TTL
SSI module 0 frame signal
SSI0Rx
L5
I
TTL
SSI module 0 receive
SSI0Tx
M5
O
TTL
SSI module 0 transmit
SWCLK
A9
I
TTL
JTAG/SWD CLK.
SWDIO
B9
I/O
TTL
JTAG TMS and SWDIO.
SWO
A10
O
TTL
JTAG TDO and SWO.
TCK
A9
I
TTL
JTAG/SWD CLK.
TDI
B8
I
TTL
JTAG TDI.
TDO
A10
O
TTL
JTAG TDO and SWO.
TMS
B9
I/O
TTL
JTAG TMS and SWDIO.
TRST
A8
I
TTL
JTAG TRST.
TXON
L8
O
Analog TXON of the Ethernet PHY.
TXOP
M8
O
Analog TXOP of the Ethernet PHY.
U0Rx
L3
I
TTL
UART module 0 receive. When in IrDA mode, this signal has
IrDA modulation.
U0Tx
M3
O
TTL
UART module 0 transmit. When in IrDA mode, this signal has
IrDA modulation.
VCCPHY
C10
-
Power VCC of the Ethernet PHY.
D10
D11
VDD
L12
-
Power Positive supply for I/O and some logic.
VDD25
C3
-
Power Positive supply for most of the logic function, including the
D3
processor core and most peripherals.
F3
G3
June 18, 2012
505
Texas Instruments-Production Data