English
Language : 

LM3S6100 Datasheet, PDF (501/559 Pages) Texas Instruments – Stellaris® LM3S6100 Microcontroller
Stellaris® LM3S6100 Microcontroller
Table 15-5. Signals by Pin Number (continued)
Pin Number
Pin Name
Pin Type Buffer Typea Description
E1
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
E2
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
LDO
E3
-
Power Low drop-out regulator output voltage. This pin requires an external
capacitor between the pin and GND of 1 µF or greater. The LDO
pin must also be connected to the VDD25 pins at the board level
in addition to the decoupling capacitor(s).
E10
VDD33
-
Power Positive supply for I/O and some logic.
E11
CMOD0
I
TTL
CPU Mode bit 0. Input must be set to logic 0 (grounded); other
encodings reserved.
PB0
E12
CCP0
I/O
TTL
GPIO port B bit 0.
I/O
TTL
Capture/Compare/PWM 0.
F1
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
F2
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
F3
VDD25
-
Power Positive supply for most of the logic function, including the
processor core and most peripherals.
F10
GND
-
Power Ground reference for logic and I/O pins.
F11
GND
-
Power Ground reference for logic and I/O pins.
F12
GND
-
Power Ground reference for logic and I/O pins.
G1
PD0
I/O
TTL
GPIO port D bit 0.
G2
PD1
I/O
TTL
GPIO port D bit 1.
G3
VDD25
-
Power Positive supply for most of the logic function, including the
processor core and most peripherals.
G10
VDD33
-
Power Positive supply for I/O and some logic.
G11
VDD33
-
Power Positive supply for I/O and some logic.
G12
VDD33
-
Power Positive supply for I/O and some logic.
H1
PD3
I/O
TTL
GPIO port D bit 3.
H2
PD2
I/O
TTL
GPIO port D bit 2.
H3
GND
-
Power Ground reference for logic and I/O pins.
H10
VDD33
-
Power Positive supply for I/O and some logic.
H11
RST
I
TTL
System reset input.
H12
PF1
I/O
TTL
GPIO port F bit 1.
XTALNPHY
O
TTL
Ethernet PHY XTALN 25-MHz oscillator crystal output. Connect
J1
this pin to ground when using a single-ended 25-MHz clock input
connected to the XTALPPHY pin.
J2
XTALPPHY
I
TTL
Ethernet PHY XTALP 25-MHz oscillator crystal input or external
clock reference input.
J3
GND
-
Power Ground reference for logic and I/O pins.
J10
GND
-
Power Ground reference for logic and I/O pins.
PF2
I/O
TTL
GPIO port F bit 2.
J11
LED1
O
TTL
Ethernet LED 1.
PF3
I/O
TTL
GPIO port F bit 3.
J12
LED0
O
TTL
Ethernet LED 0.
K1
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
K2
NC
-
-
No connect. Leave the pin electrically unconnected/isolated.
June 18, 2012
501
Texas Instruments-Production Data