English
Language : 

LM3S5C36 Datasheet, PDF (23/1068 Pages) Texas Instruments – Stellaris® LM3S5C36 Microcontroller
Stellaris® LM3S5C36 Microcontroller
Register 9:
Register 10:
Register 11:
Register 12:
Register 13:
Register 14:
Register 15:
Register 16:
Register 17:
Register 18:
Register 19:
Register 20:
GPTM Timer A Interval Load (GPTMTAILR), offset 0x028 ................................................ 497
GPTM Timer B Interval Load (GPTMTBILR), offset 0x02C ................................................ 498
GPTM Timer A Match (GPTMTAMATCHR), offset 0x030 .................................................. 499
GPTM Timer B Match (GPTMTBMATCHR), offset 0x034 ................................................. 500
GPTM Timer A Prescale (GPTMTAPR), offset 0x038 ....................................................... 501
GPTM Timer B Prescale (GPTMTBPR), offset 0x03C ...................................................... 502
GPTM TimerA Prescale Match (GPTMTAPMR), offset 0x040 ........................................... 503
GPTM TimerB Prescale Match (GPTMTBPMR), offset 0x044 ........................................... 504
GPTM Timer A (GPTMTAR), offset 0x048 ....................................................................... 505
GPTM Timer B (GPTMTBR), offset 0x04C ....................................................................... 506
GPTM Timer A Value (GPTMTAV), offset 0x050 ............................................................... 507
GPTM Timer B Value (GPTMTBV), offset 0x054 .............................................................. 508
Watchdog Timers ......................................................................................................................... 509
Register 1: Watchdog Load (WDTLOAD), offset 0x000 ...................................................................... 513
Register 2: Watchdog Value (WDTVALUE), offset 0x004 ................................................................... 514
Register 3: Watchdog Control (WDTCTL), offset 0x008 ..................................................................... 515
Register 4: Watchdog Interrupt Clear (WDTICR), offset 0x00C .......................................................... 517
Register 5: Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 .................................................. 518
Register 6: Watchdog Masked Interrupt Status (WDTMIS), offset 0x014 ............................................. 519
Register 7: Watchdog Test (WDTTEST), offset 0x418 ....................................................................... 520
Register 8: Watchdog Lock (WDTLOCK), offset 0xC00 ..................................................................... 521
Register 9: Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0 ................................. 522
Register 10: Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4 ................................. 523
Register 11: Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8 ................................. 524
Register 12: Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC ................................ 525
Register 13: Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 ................................. 526
Register 14: Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 ................................. 527
Register 15: Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 ................................. 528
Register 16: Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC ................................. 529
Register 17: Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0 .................................... 530
Register 18: Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4 .................................... 531
Register 19: Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8 .................................... 532
Register 20: Watchdog PrimeCell Identification 3 (WDTPCellID3 ), offset 0xFFC .................................. 533
Analog-to-Digital Converter (ADC) ............................................................................................. 534
Register 1: ADC Active Sample Sequencer (ADCACTSS), offset 0x000 ............................................. 556
Register 2: ADC Raw Interrupt Status (ADCRIS), offset 0x004 ........................................................... 557
Register 3: ADC Interrupt Mask (ADCIM), offset 0x008 ..................................................................... 559
Register 4: ADC Interrupt Status and Clear (ADCISC), offset 0x00C .................................................. 561
Register 5: ADC Overflow Status (ADCOSTAT), offset 0x010 ............................................................ 564
Register 6: ADC Event Multiplexer Select (ADCEMUX), offset 0x014 ................................................. 566
Register 7: ADC Underflow Status (ADCUSTAT), offset 0x018 ........................................................... 571
Register 8: ADC Sample Sequencer Priority (ADCSSPRI), offset 0x020 ............................................. 572
Register 9: ADC Sample Phase Control (ADCSPC), offset 0x024 ...................................................... 574
Register 10: ADC Processor Sample Sequence Initiate (ADCPSSI), offset 0x028 ................................. 576
Register 11: ADC Sample Averaging Control (ADCSAC), offset 0x030 ................................................. 578
Register 12: ADC Digital Comparator Interrupt Status and Clear (ADCDCISC), offset 0x034 ................. 579
Register 13: ADC Control (ADCCTL), offset 0x038 ............................................................................. 581
Register 14: ADC Sample Sequence Input Multiplexer Select 0 (ADCSSMUX0), offset 0x040 ............... 582
January 23, 2012
23
Texas Instruments-Production Data